E-paper Display Series GDEH0213B72 Dalian Good Display Co., Ltd. | Version | Content | Date | Producer | |---------|--------------------------|------------|----------| | 1.0 | New release | 2018/6/26 | | | 1.1 | Modify Reference Circuit | 2018/10/31 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # **CONTENTS** | 1 General Description | 4 | |--------------------------------------------------|----| | 2 Features | 4 | | 3 Application | 4 | | 4 Mechanical Specification | 4 | | 5 Mechanical Drawing of EPD Module | 5 | | 6 Input/Output Terminals | 6 | | 7 MCU Interface | 7 | | 7.1 MCU Interface Selection | 7 | | 7.2 MCU Serial Peripheral Interface (4-wire SPI) | 7 | | 7.3 MCU Serial Peripheral Interface (3-wire SPI) | 9 | | 8 Temperature sensor operation | 11 | | 9 COMMAND TABLE | 12 | | 10 Reference Circuit | 17 | | 11 Absolute Maximum Rating | 18 | | 12 DC Characteristics | 18 | | 13 Serial Peripheral Interface Timing | 19 | | 14 Power Consumption | 19 | | 15 Typical Operating Sequence | 20 | | 15.1 Normal Operation Flow | 20 | | 15.2 Reference program code | 21 | | 16 Optical Characteristics | 22 | | 16.1 Specifications | 22 | | 16.2 Definition Of Contrast Ratio | 23 | | 16.3 Reflection Ratio | 23 | | 17 Handing Safety And Environment Requirements | 24 | | 18 Reliability Test | 26 | | 19 Block Diagram | 27 | | 20 PartA/PartB specification | 27 | | 21 Point And Line Standard | 28 | | 22 Packing | 30 | ### 1. General Description GDEH0213B72 is an Active Matrix Electrophoretic Display (AMEPD), with interface and a reference system design. The 2.13" active area contains $250\times122$ pixels, and has 1-bit B/W full display capabilities. An integrated circuit contains gate buffer, source buffer, interface, timing control logic, oscillator, DC-DC. SRAM.LUT, VCOM and border are supplied with each panel. ### 2. Features - 250×122 pixels display - High contrast - High reflectance - Ultra wide viewing angle - Ultra low power consumption - Pure reflective mode - Bi-stable display - Commercial temperature range - Landscape, portrait modes - Hard-coat antiglare display surface - Ultra Low current deep sleep mode - On chip display RAM - Low voltage detect for supply voltage - High voltage ready detect for driving voltage - Internal temperature sensor - 10-byte OTP space for module identification - Waveform stored in On-chip OTP - Serial peripheral interface available - On-chip oscillator - On-chip booster and regulator control for generating VCOM, Gate and Source driving voltage - I2C signal master interface to read external temperature sensor/built-in temperature sensor ## 3. Application Electronic Shelf Label System ## 4. Mechanical Specifications | Parameter | Specifications | Unit | Remark | |---------------------|---------------------------|-------|---------| | Screen Size | 2.13 | Inch | | | Display Resolution | 122(H)×250(V) | Pixel | Dpi:130 | | Active Area | 23.7(H)×48.55(V) | mm | | | Pixel Pitch | 0.1942×0.1943 | mm | | | Pixel Configuration | Rectangle | | | | Outline Dimension | 29.2(H)×59.2 (V) ×1.05(D) | mm | | | Weight | 3.0±0.2 | g | | ## 5. Mechanical Drawing of EPD module # **6. Input/Output Terminals** | Pin # | Single | Description | Remark | |-------|--------|---------------------------------------------------------------------|-----------| | 1 | NC | No connection and do not connect with other NC pins | Keep Open | | 2 | GDR | N-Channel MOSFET Gate Drive Control | | | 3 | RESE | Current Sense Input for the Control Loop | | | 4 | NC | No connection and do not connect with other NC pins e | Keep Open | | 5 | VSH2 | Positive Source driving voltage | | | 6 | TSCL | I2C Interface to digital temperature sensor Clock pin | | | 7 | TSDA | I2C Interface to digital temperature sensor Date pin | | | 8 | BS1 | Bus selection pin | Note 6-5 | | 9 | BUSY | Busy state output pin | Note 6-4 | | 10 | RES# | Reset | Note 6-3 | | 11 | D/C # | Data /Command control pin | Note 6-2 | | 12 | CS# | Chip Select input pin | Note 6-1 | | 13 | SCL | serial clock pin (SPI) | | | 14 | SDA | serial data pin (SPI) | | | 15 | VDDIO | Power for interface logic pins | | | 16 | VCI | Power Supply pin for the chip | | | 17 | VSS | Ground | | | 18 | VDD | Core logic power pin | | | 19 | VPP | Power Supply for OTP Programming | | | 20 | VSH1 | Positive Source driving voltage | | | 21 | VGH | Power Supply pin for Positive Gate driving voltage and VSH | | | 22 | VSL | Negative Source driving voltage | | | 23 | VGL | Power Supply pin for Negative Gate driving voltage,<br>VCOM and VSL | | | 24 | VCOM | VCOM driving voltage | | Note 6-1: This pin (CS#) is the chip select input connecting to the MCU. The chip is enabled for MCU communication: only when CS# is pulled LOW. Note 6-2: This pin (D/C#) is Data/Command control pin connecting to the MCU. When the pin is pulled HIGH, the data will be interpreted as data. When the pin is pulled LOW, the data will be interpreted as command. Note 6-3: This pin (RES#) is reset signal input. The Reset is active low. Note 6-4: This pin (BUSY) is Busy state output pin. When Busy is High the operation of chip should not be interrupted and any commands should not be issued to the module. The driver IC will put Busy pin High when the driver IC is working such as: - Outputting display waveform; or - Communicating with digital temperature sensor Note 6-5: This pin (BS1) is for 3-line SPI or 4-line SPI selection. When it is "Low", 4-line SPI is selected. When it is "High", 3-line SPI (9 bits SPI) is selected. ### 7. MCU Interface ### 7.1 MCU interface selection The GDEH0213B72 can support 3-wire/4-wire serial peripheral interface. In the Module, the MCU interface is pin selectable by BS1 pins shown in. BS1 MPU Interface L 4-lines serial peripheral interface (SPI) H 3-lines serial peripheral interface (SPI) - 9 bits SPI **Table 7-1: MCU interface selection** ## **7.2 MCU Serial Peripheral Interface (4-wire SPI)** The 4-wire SPI consists of serial clock SCL, serial data SDA, D/C# and CS#,The control pins status in 4-wire SPI in writing command/data is shown in Table 7- 2 and the write procedure 4-wire SPI is shown in Figue 7-2. Table 7-2: Control pins status of 4-wire SPI | Function | SCL pin | SDA pin | D/C# pin | CS# pin | |---------------|----------|-------------|----------|---------| | Write command | <b>↑</b> | Command bit | L | L | | Write data | <b>↑</b> | Data bit | Н | L | #### Note: - (1) L is connected to VSS and H is connected to VDDIO - (2) ↑ stands for rising edge of signal In the write mode, SDA is shifted into an 8-bit shift register on each rising edge of SCL in the order of D7, D6, ... D0. The level of D/C# should be kept over the whole byte. The data byte in the shift register is written to the Graphic Display Data RAM (RAM)/Data Byte register or command Byte register according to D/C# pin. Figure 7-2: Write procedure in 4-wire SPI mode In the Read mode: - 1. After driving CS# to low, MCU need to define the register to be read. - 2. SDA is shifted into an 8-bit shift register on each rising edge of SCL in the order of D7, D6, ... D0 with D/C# keep low. - 3. After SCL change to low for the last bit of register, D/C# need to drive to high. - 4. SDA is shifted out an 8-bit data on each falling edge of SCL in the order of D7, D6, ... D0. - 5. Depending on register type, more than 1 byte can be read out. After all byte are read, CS# need to drive to high to stop the read operation. Figure 7-2: Read procedure in 4-wire SPI mode ### 7.3 MCU Serial Peripheral Interface (3-wire SPI) The 3-wire SPI consists of serial clock SCL, serial data SDA and CS#. The operation is similar to 4-wire SPI while D/C# pin is not used and it must be tied to LOW. The control pins status in 3-wire SPI is shown in Table 7-3. Table 7-3: Control pins status of 3-wire SPI | Function | SCL pin | SDA pin | D/C# pin | CS# pin | |---------------|----------|-------------|----------|---------| | Write command | <b>↑</b> | Command bit | Tie LOW | L | | Write data | 1 | Data bit | Tie LOW | L | #### Note: (1)L is connected to $V_{SS}$ and H is connected to $V_{DDIO}$ (2)↑ stands for rising edge of signal In the write operation, a 9-bit data will be shifted into the shift register on each clock rising edge. The bit shifting sequence is D/C# bit, D7 bit, D6 bit to D0 bit. The first bit is D/C# bit which determines the following byte is command or data. When D/C# bit is 0, the following byte is command. When D/C# bit is 1, the following byte is data. shows the write procedure in 3-wire SPI Figure 7-3: Write procedure in 3-wire SPI mode #### In the Read mode: - 1. After driving CS# to low, MCU need to define the register to be read. - 2. D/C#=0 is shifted thru SDA with one rising edge of SCL - 3. SDA is shifted into an 8-bit shift register on each rising edge of SCL in the order of D7, D6, ... D0. - 4. D/C#=1 is shifted thru SDA with one rising edge of SCL - 5. SDA is shifted out an 8-bit data on each falling edge of SCL in the order of D7, D6, ... D0. - 6. Depending on register type, more than 1 byte can be read out. After all byte are read, CS# need to drive to high to stop the read operation. Figure 7-3: Read procedure in 3-wire SPI mode ### 8. Temperature sensor operation Following is the way of how to sense the ambient temperature of the module. First, use an external temperature sensor to get the temperature value and converted it into HEX format with below mapping table, then send command 0x1A with the HEX temperature value to the module thru the SPI interface. The temperature value to HEX conversion is as follow: - 1. If the Temperature value MSByte bit D11 = 0, then The temperature is positive and value (DegC) = + (Temperature value) / 16 - 2. If the Temperature value MSByte bit D11 = 1, then The temperature is negative and value (DegC) = $\sim$ (2's complement of Temperature value) / 16 | 12-bit binary<br>(2's complement) | Hexadecimal<br>Value | Decimal<br>Value | Value<br>[DegC] | |-----------------------------------|----------------------|------------------|-----------------| | 0111 1111 0000 | 7F0 | 2032 | 127 | | 0111 1110 1110 | 7EE | 2030 | 126.875 | | 0111 1110 0010 | 7E2 | 2018 | 126.125 | | 0111 1101 0000 | 7D0 | 2000 | 125 | | 0001 1001 0000 | 190 | 400 | 25 | | 0000 0000 0010 | 002 | 2 | 0.125 | | 0000 0000 0000 | 000 | 0 | 0 | | 1111 1111 1110 | FFE | -2 | -0.125 | | 1110 0111 0000 | E70 | -400 | -25 | | 1100 1001 0010 | C92 | -878 | -54.875 | | 1100 1001 0000 | C90 | -880 | -55 | ### 9. COMMAND TABLE | 9. CO | IVIIVI | AND | IA | BL. | t. | | | | | | | | |-------|--------|------|----|---------|----------|----------|----------|----------|----------|----------|----------------------|-------------------------------------------------------------| | R/W# | D/C# | Hex | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Command | Description | | 0 | 0 | 01 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Driver Output | Set the number of gate. Setting for 212 gates is: | | 0 | 1 | - | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | Control | Set A[8:0] = 0D3h<br>Set B[7:0] = 00h | | 0 | 1 | - | 0 | 0 | 0 | 0 | 0 | 0 | 0 | A8 | | | | 0 | 1 | - 02 | 0 | 0 | 0 | 0 | 0 | B2 | B1 | B0 | C + D : : | G · C · 1:: 1 | | 0 | 1 | 03 | 0 | 0 | 0 | 0<br>A4 | 0<br>A3 | 0<br>A2 | 1<br>A1 | 1<br>A0 | Gate Driving Voltage | Set Gate driving voltage. A[4:0] = 15h [POR], VGH at 19V | | U | 1 | _ | U | U | U | A4 | AS | AZ | AI | AU | Control | A[4.0] = 1511 [1 OK], VOIT at 17 V | | 0 | 0 | 04 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | Source | Set Source output voltage. | | 0 | 1 | - | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | Driving | A[7:0] = 41h [POR], VSH1 at 15V | | | | | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | voltage | B[7:0] = A8h [POR], VSH2 at 5V | | | | | C7 | C6 | C5 | C4 | C3 | C2 | C1 | C0 | Control | C[7:0] = 32h [POR], VSL at -15V | | 0 | 0 | 0C | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | Softstart | Set Softstart control. | | 0 | 1 | | 1 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | Control | A[7:0] = 8Eh | | 0 | 1 | | 1 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | | B[7:0] = 8Ch<br>C[7:0] = 86h | | 0 | 1 | | 0 | C6<br>0 | C5<br>D5 | C4<br>D4 | C3<br>D3 | C2<br>D2 | C1<br>D1 | C0<br>D0 | | D[7:0] = 3Fh | | 0 | 0 | 10 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | Deep Sleep | Deep Sleep mode Control | | 0 | 1 | - | 0 | 0 | 0 | 0 | 0 | 0 | A1 | A0 | Mode | A[1:0] Description | | | - | | | | | | | | | 110 | | 00 Normal Mode [POR] | | | | | | | | | | | | | | 01 Enter Deep Sleep Mode1 | | | | | | | | | | | | | | 11 Enter Deep Sleep Mode2 | | 0 | 0 | 11 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | Data Entry | Define data entry sequence. | | 0 | 1 | - | 0 | 0 | 0 | 0 | 0 | A2 | A1 | A0 | mode | A[2:0] = 3h [POR], | | | | | | | | | | | | | setting | A[1:0] = ID[1:0] | | | | | | | | | | | | | | Address automatic increment / decrement | | | | | | | | | | | | | | setting The setting of incrementing or decrementing of the | | | | | | | | | | | | | | address counter can be made independently in each | | | | | | | | | | | | | | upper and lower bit of the address. | | | | | | | | | | | | | | 00 –Y decrement, X decrement, | | | | | | | | | | | | | | 01 -Y decrement, X increment, | | | | | | | | | | | | | | 10 –Y increment, X decrement, | | | | | | | | | | | | | | 11 –Y increment, X increment [POR] | | | | | | | | | | | | | | A[2] = AM Set the direction in which the address counter is | | | | | | | | | | | | | | updated automatically after data is written to the | | | | | | | | | | | | | | RAM. | | | | | | | | | | | | | | When AM= 0, the address counter is updated in the | | | | | | | | | | | | | | X direction. [POR] | | | | | | | | | | | | | | When $AM = 1$ , the address counter is updated in the | | 0 | 0 | 12 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | SW RESET | Y direction. It resets the commands and parameters to | | | U | 12 | U | U | U | 1 | U | U | 1 | U | SW KESEI | their S/W Reset default values except | | | | | | | | | | | | | | R10h-Deep Sleep Mode | | | | | | | | | | | | | | During operation, BUSY pad will output high. | | | | | | | | | | | | | | Note: RAM are unaffected by this command. | | 0 | 0 | 14 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | HV Ready | HV ready detection | | | | | | | | | | | | | Detection | | | | | | | | | | | | | | | The command required CLKEN=1 and | | | | | | | | | | | | | | ANALOGEN=1 Refer to Register 0x22 for detail. | | | | | | | | | | | | | | After this command initiated, HV Ready detection | | | | | | | | | | | | | | starts. | | | | | | | | | | | | | | BUSY pad will output high during detection. | | | | | | | | | | | | | | The detection result can be read from the Status Bit | | | | | | | | | | | | | | Read (Command 0x2F). | | R/W# | D/C# | Hex | <b>D7</b> | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Command | Description | |------|------|-----|-----------|-----------|----------|----------|---------|----------|----------|----------|-----------------------|---------------------------------------------------------------------------| | 0 | 0 | 15 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | VCI | A[2:0] = 100 [POR], Detect level at 2.3V | | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | A2 | A1 | A0 | Detection | A[2:0]: VCI level Detect | | | | | | | | | | | | | | VCI VCI | | | | | | | | | | | | | | A[2:0] level | | | | | | | | | | | | | | 011 2.2V | | | | | | | | | | | | | | 100 2.3V | | | | | | | | | | | | | | 101 2.4V | | | | | | | | | | | | | | 110 2.5V | | | | | | | | | | | | | | 111 2.6V | | | | | | | | | | | | | | Other NA | | | | | | | | | | | | | | The command required CLKEN=1 and | | | | | | | | | | | | | | ANALOGEN=1 | | | | | | | | | | | | | | Refer to Register 0x22 for detail. | | | | | | | | | | | | | | After this command initiated, VCI detection starts. | | | | | | | | | | | | | | BUSY pad will output high during detection. | | | | | | | | | | | | | | The detection result can be read from the Status Bit Read (Command 0x2F). | | 0 | 0 | 18 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | Temperature | Temperature Sensor Selection | | 0 | 1 | - | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | sensor control | A[7:0] = 48h [POR], external temperatrure sensor | | | | | | | | | | | | | | A[7:0] = 80h Internal temperature sensor | | 0 | 0 | 1A | 0 | 0 | 0 | 1<br>A8 | 1 | 0 | 1 | 0 | Temperature<br>Sensor | Write to temperature register. A[11:0] =7FFH[POR] | | 0 | 1 | - | A11<br>A3 | A10<br>A2 | A9<br>A1 | A8<br>A0 | A7<br>0 | A6<br>0 | A5<br>0 | A4<br>0 | Control | A[11.0] =/PPH[FOK] | | U | 1 | - | AS | AZ | AI | Au | U | U | 0 | 0 | (Write to | | | | | | | | | | | | | | temperature | | | | | | | | | | | | | | register) | | | 0 | 0 | 1B | 0<br>A11 | 0<br>A10 | 0<br>A9 | 1 | 1<br>A7 | 0 | 1 | 1 | Temperature<br>Sensor | Read from temperature register. | | 0 | 1 | | B7 | B6 | B5 | A8<br>B4 | B3 | A6<br>B2 | A5<br>B1 | A4<br>B0 | Control (Read | | | 0 | 1 | | D/ | ъ | ВЭ | D4 | ВЗ | DZ | ы | ВО | from | | | | | | A3 | A2 | A1 | A0 | 0 | 0 | 0 | 0 | temperature | | | | | | | | | | | | | | register) | | | 0 | 0 | 20 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | Master<br>Activation | Activate Display Update Sequence. | | | | | | | | | | | | | Activation | The Display Update Sequence Option is | | | | | | | | | | | | | | located at R22h | | | | | | | | | | | | | | BUSY pad will output high during operation. | | | | | | | | | | | | | | User should not interrupt this operation to avoid | | | 0 | 21 | 0 | 0 | 1 | 0 | 0 | 0 | | 1 | D:1 | corruption of panel images. | | 0 | 0 | 21 | 0<br>A7 | 0<br>A6 | 1<br>A5 | 0<br>A4 | 0<br>A3 | 0<br>A2 | 0<br>A1 | 1<br>A0 | Display<br>Update | RAM content option for Display Update A[7:0] = 00h [POR] | | | 1 | _ | A/ | AO | AJ | A4 | AS | AZ | AI | AU | Control 1 | | | | | | | | | | | | | | | A[7:4] Red RAM option | | | | | | | | | | | | | | 0000 Normal | | | | | | | | | | | | | | 0100 Bypass RAM content as 0 | | | | | | | | | | | | | | 1000 Inverse RAM content | | | | | | | | | | | | | | A[3:0] BW RAM option | | | | | | | | | | | | | | 0000 Normal | | | | | | | | | | | | | | 0100 Bypass RAM content as 0 | | | | | | | | | | | | | | 1000 Inverse RAM content | | R/W# | D/C# | Hex | <b>D7</b> | D6 | D5 | <b>D4</b> | D3 | D2 | D1 | <b>D</b> 0 | Command | Description | |------|------|-----|-----------|----|----|-----------|----|----|----|------------|---------------------|------------------------------------------------------------------------------| | 0 | 0 | 22 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | Display | Display Update Sequence Option: | | 0 | 1 | - | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | Update<br>Control 2 | Enable the stage for Master Activation | | | | | | | | | | | | | Control 2 | A[7:0]=FFh (POR) Parameter | | | | | | | | | | | | | | (in Hex) | | | | | | | | | | | | | | Enable Clock Signal, | | | | | | | | | | | | | | Then Enable Analog | | | | | | | | | | | | | | Then DISPLAY for display C7 | | | | | | | | | | | | | | mode I | | | | | | | | | | | | | | Then Disable Analog Then Disable OSC | | | | | | | | | | | | | | Load LUT from OTP | | | | | | | | | | | | | | Enable Clock Signal, | | | | | | | | | | | | | | Then Load LUT for display 91 | | | | | | | | | | | | | | mode 1 | | | | | | | | | | | | | | Then Disable OSC | | | | | | | | | | | | | | | | | | | | | | | | | | | | Load TS and then Load LUT | | | | | | | | | | | | | | from OTP Enable Clock Signal, | | | | | | | | | | | | | | Then Load TS B1 | | | | | | | | | | | | | | Then Load LUT for display | | | | | | | | | | | | | | mode 1 | | | | | | | | | | | | | | Then Disable OSC | | | | | | | | | | | | | | Dt | | | | | | | | | | | | | | Parameter (in Hex) | | | | | | | | | | | | | | Enable Clock Signal, | | | | | | | | | | | | | | Then Enable Analog | | | | | | | | | | | | | | Then DISPLAY for display | | | | | | | | | | | | | | mode 2 Then Disable Analog | | | | | | | | | | | | | | Then Disable Analog Then Disable OSC | | | | | | | | | | | | | | Load LUT from OTP | | | | | | | | | | | | | | Enable Clock Signal, | | | | | | | | | | | | | | Then Load LUT for display 99 | | | | | | | | | | | | | | mode 2 | | | | | | | | | | | | | | Then Disable OSC | | | | | | | | | | | | | | Load TS and then Load LUT | | | | | | | | | | | | | | from OTP | | | | | | | | | | | | | | Enable Clock Signal, | | | | | | | | | | | | | | Then Load TS B9 | | | | | | | | | | | | | | Then Load LUT for display | | | | | | | | | | | | | | mode 2 | | 0 | 0 | 24 | 0 | Λ | 1 | 0 | 0 | 1 | 0 | 0 | Write | Then Disable OSC After this command, data entries will be written | | 0 | 0 | 24 | U | 0 | 1 | 0 | 0 | 1 | 0 | U | RAM(BW) | into the RAM until another command is written. | | | | | | | | | | | | | | Address pointers will advance accordingly. | | | | | | | | | | | | | | For Write pixel: | | | | | | | | | | | | | | Content of Write RAM(BW)=1 | | | | | | | | | | | | | | For Black pixel: | | 0 | 0 | 26 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | Write | Content of Write RAM(BW)=0 After this command, data entries will be written | | U | | 20 | U | | 1 | U | | 1 | 1 | | RAM(RED) | into the RED RAM until another command is | | | | | | | | | | | | | _(/ | written. Address pointers will advance accordingly | | | | | | | | | | | | | | For Red pixel: | | | | | | | | | | | | | | Content of Write RAM(RED)=1 | | | | | | | | | | | | | | For non-Red pixel[Black or White]: | | 0 | 0 | 27 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | Read RAM | Content of Write RAM(RED)=0 After this command, data read on the | | 3 | | 21 | | | 1 | | | 1 | 1 | 1 | Toda Tolivi | MCU bus will fetch data from RAM | | | | | | | | | | | | | | [According to parameter of Register 41h | | | | | | | | | | | | | | to select reading RAM(BW) / RAM(RED)], | | | | | | | | | | | | | | until another command is written. Address | | | | | | | | | | | | | | pointers will advance accordingly. | | | | | | | l | | L | | | <u> </u> | | The 1st byte of data read is dummy data. | | R/W# | D/C# | Hex | <b>D7</b> | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Command | | Descri | intion | | | | |------|------|-----|-----------|---------|---------|---------|---------|---------|---------|---------|-----------------|-------------------|--------------------|--------------|------------------|--|--| | 0 | 0 | 2B | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | ACVCOM | Set following | ng values when A | | is used, it will | | | | 0 | 1 | - | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | setting | not affect DCVCOM | | | | | | | 0 | 1 | - | В7 | В6 | В5 | B4 | В3 | B2 | B1 | В0 | C | A[7:0] = 04h | | | | | | | | | | | | | | | | | | | B[7:0] = 63 | Bh | | | | | | 0 | 0 | 2C | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | Write VCOM | Write VCO | M register from | MCU inter | face | | | | 0 | 1 | - | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | register | A[7:0]=001 | n[POR] | | | | | | | | | | | | | | | | | | A[7:0] | VCOM (V) | A[7:0] | VCOM (V) | | | | | | | | | | | | | | | | 08h | -0.2 | 44h | -1.7 | | | | | | | | | | | | | | | | 0Bh | -0.3 | 48h | -1.8 | | | | | | | | | | | | | | | | 10h | -0.4 | 4Bh | -1.9 | | | | | | | | | | | | | | | | 14h | -0.5 | 50h | -2 | | | | | | | | | | | | | | | | 17h | -0.6 | 54h | -2.1 | | | | | | | | | | | | | | | | 1Bh | -0.7 | 58h | -2.2 | | | | | | | | | | | | | | | | 20h | -0.8 | 5Bh | -2.3 | | | | | | | | | | | | | | | | 24h | -0.9 | 5Fh | -2.4 | | | | | | | | | | | | | | | | 28h<br>2Ch | -1<br>-1.1 | 64h<br>68h | -2.5<br>-2.6 | | | | | | | | | | | | | | | | 2Fh | -1.1 | 6Ch | -2.7 | | | | | | | | | | | | | | | | 34h | -1.2 | 6Fh | -2.7 | | | | | | | | | | | | | | | | 37h | -1.4 | 73h | -2.9 | | | | | | | | | | | | | | | | 3Ch | -1.5 | 78h | -3 | | | | | | | | | | | | | | | | 40h | -1.6 | Other | NA NA | | | | 0 | 0 | 2D | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | OTP Register | | ter stored in OTI | | * | | | | 0 | 1 | | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | Read | | B[7:0]: VCOM I | | | | | | | ı | | | | | | | | | | | | [7:0]: Display M | | | | | | 0 | 1 | | H7 | Н6 | H5 | H4 | Н3 | H2 | H1 | Н0 | | | H[7:0]: Module I | D/ Wavefo | rm Version | | | | | | | | | | | | | | | | [2bytes] | | | | | | | 0 | 0 | 2E | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | User ID Read | | te User ID store | | _ | | | | 1 | 1 | | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | | | 7:0]: UserID (R3 | 8, Byte A a | ind | | | | | | 1 | 177 | | | 7.4 | 70 | 10 | 7.1 | 70 | | Byte J) [10 | bytesj | | | | | | 1 | 0 | 2F | J7<br>0 | J6<br>0 | J5<br>1 | J4<br>0 | J3<br>1 | J2<br>0 | J1<br>0 | J0<br>1 | Status Bit Read | Dood IC ata | tus Bit [POR 0x | 211 | | | | | 1 | 1 | | 0 | 0 | 0 | A4 | 0 | 0 | A1 | A0 | Status Dit Read | | Ready Detection i | | -11 | | | | 1 | 1 | _ | 0 | 0 | 0 | Λ+ | U | 0 | AI | Au | | 0: Ready | cady Detection | nag [i Oit- | .1] | | | | | | | | | | | | | | | | 1: Not Read | dv | | | | | | | | | | | | | | | | | | A[4]: VCI | Detection flag [P | OR=0] | | | | | | | | | | | | | | | | | 0: Normal | _ | | | | | | | | | | | | | | | | | | | er than the Detec | t level | | | | | | | | | | | | | | | | | A[3]: [POR | | | | | | | | | | | | | | | | | | | | flag [POR=0] | | | | | | | | | | | | | | | | | | 0: Normal | | | | | | | | | | | | | | | | | | | 1: BUSY | ip ID [POR=01] | | | | | | | | | | | | | | | | | | Remark: | ip iD [i OK=01] | | | | | | | | | | | | | | | | | | | [4] status are not | valid after | RESET, they | | | | | | | | | | | | | | | | | initiated by com | | | | | | | | | | | | | | | | | | 0x15 respec | | | | | | | 0 | 0 | 32 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | Write LUT | | register from Mo | | | | | | 0 | 1 | - | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | register | (excluding | the analog setting | g and fram | e setting) | | | | 0 | 1 | - | В7 | В6 | В5 | B4 | В3 | B2 | B1 | В0 | | ] | | | | | | | 0 | 1 | - | : | : | : | : | : | : | : | : | | | | | | | | | 0 | 0 | 36 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | Program OTP | Drogram O' | TD Salaction see | ording to 41 | e OTP Selection | | | | " | 0 | 30 | U | U | 1 | 1 | U | 1 | 1 | U | selection | Control [R3 | | ording to tr | ic Olf Selection | | | | | | | | | | | | | | | SCICCION | Control [K. | j | | | | | | | | | | | | | | | | | | The comma | and required CLF | KEN=1. | | | | | | | | | | | | | | | | | | gister 0x22 for d | | | | | | | | | | | | | | | | | | BUSY pad | will output high | | ration. | | | | 1 | 0 | 38 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | Write Register | | ster for User ID | | | | | | 1 | 1 | | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | for User ID | A[7:0]]~J[7 | 7:0]: UserID [10 | bytes] | | | | | | | 1 | | | | | ** | *** | | ** | | | | | | | | | 1 | 1 | | J7 | J6 | J5 | J4 | J3 | J2 | J1 | J0 | | l | | | | | | | 0 | 0 | 39 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | OTP program mode | A[1:0] = 11: In<br>voltage | rmal Mode [POR] nternal generated OTP programming s required to EXACTLY follow the | |---|---|----|---------|---------|----------|----------|------------|----------|----------|----------|-------------------------|------------------------------------------------|------------------------------------------------------------------------------------| | | | | | | | | | | | | | | | | 0 | 0 | 3A | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | Set dummy line | Set A[7:0] = $0$ Fh | | | 0 | 1 | 3A | 0 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | period | Set A[7:0] = 0Fil | | | 0 | 0 | 3B | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | Set Gate line | Set $A[3:0] = 0Ch$ | 1 | | 0 | 1 | - | 0 | 0 | 0 | 0 | A3 | A2 | A1 | A0 | width | | | | 0 | 0 | 3C | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | Border | Select border wa | veform for VBD | | 0 | 1 | - | A7 | A6 | A5 | A4 | 0 | 0 | A1 | A0 | Waveform | A [7:6] Select VI | BD | | | | | | | | | | | | | Control | A[7:6] | Select VBD as | | | | | | | | | | | | | | 00[POR] | GS Transition Define A[1:0] | | | | | | | | | | | | | | 01 | Fix Level Define A [5:4] | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 10 | VCOM | | | | | | | | | | | | | | 11 | HIZ | | | | | | | | | | | | | | A [5:4] Fix Leve | l Setting for VBD | | | | | | | | | | | | | | A[5:4] | VBD level | | | | | | | | | | | | | | 00[POR] | VSS | | | | | | | | | | | | | | 01 | VSH1 | | | | | | | | | | | | | | 10 | VSL | | | | | | | | | | | | | | 11 | VSH2 | | | | | | | | | | | | | | | nsition setting for VBD | | | | | | | | | | | | | | | | | | | | | | | | | | | | | A[1:0] | VBD Transition | | | | | | | | | | | | | | 00 [POR] | LUT0 | | | | | | | | | | | | | | 01 | LUT1 | | | | | | | | | | | | | | 10 | LUT2 | | | | | | | | | | | | | | 11 | LUT3 | | | | | | | | | | | | | | | | | 0 | 0 | 41 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | Read RAM | Read RAM Option | on | | 0 | 1 | - | 0 | 0 | 0 | 0 | 0 | 0 | 0 | A0 | Option | A[0]=0 [POR] | Oil | | | _ | | _ | | _ | | _ | | _ | | 1 | | orresponding to 24h | | | | | | | | | | | | | | | orresponding to 26h | | 0 | 0 | 44 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | Set RAM X -<br>address | Specify the start/end<br>window address in the | | | 0 | 1 | - | 0 | 0 | A5<br>B5 | A4<br>B4 | A3<br>B3 | A2<br>B2 | A1<br>B1 | A0<br>B0 | Start / End | address unit | | | | 1 | _ | | | D.J | Бт | <b>D</b> 3 | 102 | Di | ВО | position | A[5:0] = 00h<br>B[5:0] = 0Ch | | | 0 | 0 | 45 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | Set Ram Y- | Specify the start/end | | | 0 | 1 | - | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | address | window address in the<br>address unit | ne Y direction by an | | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | A8 | Start / End<br>position | A[8:0] = 0D3h | | | 0 | 1 | - | B7<br>0 | B6<br>0 | B5<br>0 | B4<br>0 | B3<br>0 | B2<br>0 | B1<br>0 | B0<br>B8 | position | B[8:0] = 000h | | | 0 | 0 | 4E | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | Set RAM X - | Make initial settings | for the RAM X address in the address counter | | 0 | 1 | - | 0 | 0 | 0 | A4 | A3 | A2 | A1 | A0 | address counter | (AC) A[5:0] = 00h | | | 0 | 0 | 4F | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | Set RAM Y - | | for the RAM Y address in the address counter | | 0 | 1 | - | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | address counter | (AC) A[8:0] = 0D3h | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | A8 | | A [7.03 . 5.41 | | | 0 | 0 | 74 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | Set Analog | A[7:0] = 54h | | | 0 | 1 | | $A_7$ | $A_6$ | $A_5$ | $A_4$ | $A_3$ | $A_2$ | $A_1$ | $A_0$ | Block control | | | | 0 | 0 | 7E | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | Set Digital | A[7:0] = 3Bh | | | 0 | 1 | | $A_7$ | $A_6$ | $A_5$ | $A_4$ | $A_3$ | $A_2$ | $A_1$ | $A_0$ | Block control | | | ### 10. Reference Circuit #### Note: - 1. Inductor L1 is wire-wound inductor. There are no special requirements for other parameters. - 2. Suggests using Si1304BDL or Si1308EDL TUBE MOS (Q1), otherwise it may affect the normal boost of the circuit. - 3. The default circuit is 4-wire SPI. If the user wants to use 3-wire SPI, the resistor R4 can be removed when users design. - 4. Default voltage value of all capacitors is 50V. ### 11. ABSOLUTE MAXIMUM RATING **Table 11-1: Maximum Ratings** | Symbol | Parameter | Rating | Unit | |-----------|-----------------------------|--------------|------| | $V_{CI}$ | Logic supply voltage | -0.5 to +6.0 | V | | $T_{OPR}$ | Operation temperature range | 0 to 50 | °C | | $T_{STG}$ | Storage temperature range | -25 to 60 | °C | | - | Humidity range | 40~70 | %RH | <sup>\*</sup>Note: Avoid direct sunlight. ### 12.DC CHARACTERISTICS The following specifications apply for: VSS=0V, VCI=3.3V, $T_{OPR}\!\!=\!\!25^{\circ}\!\!\!\!\mathrm{C}$ . **Table 12-1: DC Characteristics** | Symbol | Parameter | <b>Test Condition</b> | Applicable pin | Min. | Тур. | Max. | Unit | |---------|---------------------------|-----------------------|----------------------|----------|------|----------|------| | VCI | VCI operation voltage | - | VCI | 2.2 | 3.3 | 3.7 | V | | VIH | High level input voltage | - | SDA, SCL, CS#, D/C#, | 0.8VDDIO | - | - | V | | VIL | Low level input voltage | - | RES#, BS1 | - | - | 0.2VDDIO | V | | VOH | High level output voltage | IOH = -100uA | BUSY, | 0.9VDDIO | - | - | V | | VOL | Low level output voltage | IOL = 100uA | | - | - | 0.1VDDIO | V | | Iupdate | Module operating current | - | - | - | 2.5 | - | mA | | Isleep | Deep sleep mode | VCI=3.3V | - | - | 0.6 | 1 | uA | - The Typical power consumption is measured using associated $25\,^{\circ}$ C waveform with following pattern transition: from horizontal scan pattern to vertical scan pattern. (Note 12-1) - The listed electrical/optical characteristics are only guaranteed under the controller & waveform provided by XingTai. - Vcom value will be OTP before in factory or present on the label sticker. Note 12-1 The Typical power consumption ## 13. Serial Peripheral Interface Timing The following specifications apply for: VSS=0V, VCI=2.2V to 3.7V, $T_{OPR}$ =25 $^{\circ}$ C ### Write mode | Symbol | Parameter | Min | Тур | Max | Unit | |----------|------------------------------------------------------------------------------|-----|-----|-----|------| | fSCL | SCL frequency (Write Mode) | | | 20 | MHz | | tCSSU | Time CS# has to be low before the first rising edge of SCLK | 20 | | | ns | | tCSHLD | Time CS# has to remain low after the last falling edge of SCLK | 20 | | | ns | | tCSHIGH | Time CS# has to remain high between two transfers | 100 | | | ns | | tSCLHIGH | Part of the clock period where SCL has to remain high | 25 | | | ns | | tSCLLOW | Part of the clock period where SCL has to remain low | 25 | | | ns | | tSISU | Time SI (SDA Write Mode) has to be stable before the next rising edge of SCL | 10 | | | ns | | tSIHLD | Time SI (SDA Write Mode) has to remain stable after the rising edge of SCL | 40 | | | ns | #### Read mode | Symbol | Parameter | Min | Тур | Max | Unit | |----------|--------------------------------------------------------------------------|-----|-----|-----|------| | fSCL | SCL frequency (Read Mode) | | | 2.5 | MHz | | tCSSU | Time CS# has to be low before the first rising edge of SCLK | 100 | | | ns | | tCSHLD | Time CS# has to remain low after the last falling edge of SCLK | 50 | | | ns | | tCSHIGH | Time CS# has to remain high between two transfers | 250 | | | ns | | tSCLHIGH | Part of the clock period where SCL has to remain high | 180 | | | ns | | tSCLLOW | Part of the clock period where SCL has to remain low | 180 | | | ns | | tSOSU | Time SO(SDA Read Mode) will be stable before the next rising edge of SCL | | 50 | | ns | | tSOHLD | Time SO (SDA Read Mode) will remain stable after the falling edge of SCL | | 0 | | ns | Note: All timings are based on 20% to 80% of VDDIO-VSS Figure 13-1: Serial peripheral interface characteristics ### 14 .Power Consumption | Parameter | Symbol | Conditions | TYP | Max | Unit | Remark | |---------------------------------------|--------|------------|-----|-----|------|--------| | Panel power consumption during update | - | 25℃ | 10 | - | mAs | - | | Deep sleep mode | - | 25℃ | 0.6 | - | uA | - | mAs=update average current × update time ## 15. Typical Operating Sequence # 15.1 Normal Operation Flow ### 15.2 Reference Program Code # 16. Optical characteristics ### 16.1 Specifications Measurements are made with that the illumination is under an angle of 45 degrees, the detection is perpendicular unless otherwise specified. T=25°C | SYMBOL | PARAMETER | CONDITIO<br>NS | MIN | ТҮРЕ | MAX | UNIT | Note | |--------------|----------------|----------------|-----|-------------------------|-----|------|-----------| | R | Reflectance | White | 30 | 35 | - | % | Note 16-1 | | Gn | 2Grey Level | - | - | DS+(WS-DS)×n(m-1) | - | L* | - | | CR | Contrast Ratio | indoor | - | 10 | - | - | - | | Panel's life | - | 0℃~50℃ | | 5years or 1000000 times | - | _ | Note 16-2 | WS: White state, DS: Dark state m: 2 Note 16-1: Luminance meter: Eye - One Pro Spectrophotometer Note 16-2: We guarantee display quality from $0^{\circ}\text{C} \sim 30^{\circ}\text{C}$ generally,If operation ambient temperature from $0^{\circ}\text{C} \sim 50^{\circ}\text{C}$ , will Offer special waveform by Xingtai. #### 16.2Definition of contrast ratio The contrast ratio (CR) is the ratio between the reflectance in a full white area (R1) and the reflectance in a dark area (Rd)(): R1: white reflectance CR = R1/Rd Display Ring light Detector #### 16.3 Reflection Ratio The reflection ratio is expressed as: $R = Reflectance \; Factor \; _{white \; board} \quad \ \ x \; (L \; _{center} \, / \, L \; _{white \; board} \; )$ $L_{center}$ is the luminance measured at center in a white area (R=G=B=1) . $L_{white\ board}$ is the luminance of a standard white board . Both are measured with equivalent illumination source . The viewing angle shall be no more than 2 degrees . ### 17. HANDLING, SAFETY AND ENVIROMENTAL REQUIREMENTS ### **WARNING** The display glass may break when it is dropped or bumped on a hard surface. Handle with care. Should the display break, do not touch the electrophoretic material. In case of contact with electrophoretic material, wash with water and soap. #### **CAUTION** The display module should not be exposed to harmful gases, such as acid and alkali gases, which corrode electronic components. Disassembling the display module can cause permanent damage and invalidate the warranty agreements. IPA solvent can only be applied on active area and the back of a glass. For the rest part, it is not allowed. Observe general precautions that are common to handling delicate electronic components. The glass can break and front surfaces can easily be damaged . Moreover the display is sensitive to static electricity and other rough environmental conditions. ### **Mounting Precautions** - (1) It's recommended that you consider the mounting structure so that uneven force (ex. Twisted stress) is not applied to the module. - (2) It's recommended that you attach a transparent protective plate to the surface in order to protect the EPD. Transparent protective plate should have sufficient strength in order to resist external force. - (3) You should adopt radiation structure to satisfy the temperature specification. - (4) Acetic acid type and chlorine type materials for the cover case are not desirable because the former generates corrosive gas of attacking the PS at high temperature and the latter causes circuit break by electro-chemical reaction. - (5) Do not touch, push or rub the exposed PS with glass, tweezers or anything harder than HB pencil lead. And please do not rub with dust clothes with chemical treatment. Do not touch the surface of PS for bare hand or greasy cloth. (Some cosmetics deteriorate the PS) - (6) When the surface becomes dusty, please wipe gently with absorbent cotton or other soft materials like chamois soaks with petroleum benzene. Normal-hexane is recommended for cleaning the adhesives used to attach the PS. Do not use acetone, toluene and alcohol because they cause chemical damage to the PS. - (7) Wipe off saliva or water drops as soon as possible. Their long time contact with PS causes deformations and color fading. Product specification The data sheet contains final product specifications. ### **Limiting values** Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. ### **Application information** Where application information is given, it is advisory and dose not form part of the specification. #### **Product Environmental certification** **ROHS** #### REMARK All The specifications listed in this document are guaranteed for module only. Post-assembled operation or component(s) may impact module performance or cause unexpected effect or damage and therefore listed specifications is not warranted after any Post-assembled operation. 18. Reliability test | 10. 1 | Reliability test | | | | |-------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------|--------------------------|--------| | | TEST | CONDITION | METHOD | REMARK | | 1 | High-Temperature Operation | T=50°C, RH=30%RH, For 240Hr | IEC 60 068-2-2Bb | | | 2 | Low-Temperature Operation | T = 0°C for 240 hrs | IEC 60 068-2-2Ab | | | 3 | High-Temperature Storage | T=70°C RH=40%RH For 240Hr Test in white pattern | IEC 60 068-2-2Bb | | | 4 | Low-Temperature Storage | T = -25°C for 240 hrs Test in white pattern | IEC 60 068-2-2Ab | | | 5 | High Temperature, High-<br>Humidity Operation | T=40°C, RH=90%RH, For 240Hr | IEC 60 068-2-3CA | | | 6 | High Temperature, High-<br>Humidity Storage | T=60°C, RH=80%RH, For 480Hr Test in white pattern | IEC 60 068-2-3CA | | | 7 | Temperature Cycle | -25°C (30min)~70°C (30min)<br>, 50 Cycle Test in white pattern | IEC 60 068-2-14NB | | | 8 | Package Vibration | 1.04G,Frequency: 10~500Hz Direction: X,Y,Z Duration: 1hours in each direction | Full packed for shipment | | | 9 | Package Drop Impact | Drop from height of 122 cm on Concrete surface Drop sequence:1 corner, 3edges, 6face One drop for each. | Full packed for shipment | | | 10 | UV exposure Resistance | 765 W/m² for 168hrs,40℃ | IEC 60068-2-5 Sa | | | 11 | Electrostatic<br>discharge | Machine model:<br>+/-250V,0Ω,200pF | IEC61000-4-2 | | Actual EMC level to be measured on customer application. Note1: The protective film must be removed before temperature test. Note2: Stay white pattern for storage and non-operation test. # 19. Block Diagram # 20. PartA/PartB specification # 21. Point and line standard | | Ship | ment Inspect | ion Standard | | | | | | |-------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-----------------|-------------|--------------------|--------|--|--| | Equipment: Electrical test fixture, Point gauge | | | | | | | | | | Outline dimension | 29.2(H) × 59.2(V) ×<br>1.05(D) | Unit: mm | Part-A | Active area | Active area Part-B | | | | | Г. | Temperature | Humidity | Illuminance | Distance | Time | Angle | | | | Environment | 19℃~25℃ | 55% ±5% RH | 800~1300Lux | 300 mm | 35Sec | | | | | Defet type | Inspection method | Stan | dard | Part-A | A | Part-B | | | | | | D≤0 | .25 mm | Ignor | e | Ignore | | | | Spot | Electric Display | 0.25 mm < D ≤ 0.4 mm | | N≤4 | | Ignore | | | | | | D>0.4 mm | | Not Allow | | Ignore | | | | Display unwork | Electric Display | Not A | Allow | Not All | ow | Ignore | | | | Display error | Electric Display | Not A | Allow | Not All | ow | Ignore | | | | | | L $\leqslant$ 2 mm, W $\leqslant$ 0.2 mm | | Ignore | | Ignore | | | | Scratch or line defect(include dirt) | Visual/Film card | 2.0mm <l≤5.0mm, 0.2<w≤<br="">0.3mm,</l≤5.0mm,> | | N≤2 | | Ignore | | | | | | L>5 mm, $W>0.3$ mm | | Not Allow | | Ignore | | | | | | D≤0 | .2mm | Ignor | e | Ignore | | | | PS Bubble | Visual/Film card | 0.2mm≤D≤0.35mm & N≤4 | | N≤4 | | Ignore | | | | | | D>0.35 mm | | Not Allow | | Ignore | | | | Side Fragment | Visual/Film card | X≤5mm, Y≤0.5mm, Do not affect the electrode circuit , Ignore | | | | | | | | | | | | | | | | | | Remark | 1.Cannot be defect & failure cause by appearance defect; 2.Cannot be larger size cause by appearance defect; | | | | | | | | | | | | le D=point size | | | | | | ### 22. Packing