

GDEH0213Z18

## Product Specifications



| Customer | Standard |
| :--- | :--- |
| Description | $2.13^{\prime \prime}$ E－PAPER DISPLAY |
| Model Name | GDEH0213Z18 |
| Date | $2019 / 12 / 06$ |
| Revision | 3.0 |


| Design Engineering |  |  |
| :---: | :---: | :---: |
| Approval | Check | Design |
| $\begin{array}{\|c\|} \hline \text { 宝文 } \\ \text { E. } \\ \hline \end{array}$ | $\begin{array}{\|l\|} \hline \text { w李 } \\ \text { E点 } \end{array}$ | $\left[\begin{array}{l}\text { 之旲 } \\ \text { 印 } \\ \text { 最 }\end{array}\right]$ |

No． 17 Gonghua Street，Shahekou District，Dalian 116021 China Tel：＋86－411－84619565 Fax：＋86－411－84619585－810

Email：info＠good－display．com
Website：www．e－paper－display．com

## Table of Contents

1. General Description ..... 5
1.1 Overview. ..... 5
1.2 Feature ..... 5
1.3 Mechanical Specification ..... 6
1.4 Mechanical Drawing of EPD module ..... 7
1.5 Input/Output Terminals ..... 8
1.6 Reference Circuit ..... 10
1.7 Matched Development Kit ..... 11
2. Environmental ..... 12
2.1 Handling, Safety and Environmental Requirements. ..... 12
2.2 Reliability test. ..... 14
3. Electrical Characteristics ..... 15
3.1 Absolute maximum rating ..... 15
3.2 DC Characteristics. ..... 16
3.3 Serial Peripheral Interface Timing ..... 17
3.4 Power Consumption ..... 18
3.5 MCU Interface. ..... 19
3.6 Temperature sensor operation ..... 23
4. Typical Operating Sequence. ..... 24
4.1 Normal Operation Flow ..... 24
5. Command Table ..... 25
6. Data Entry Mode Setting(11h) ..... 38
7. Optical characteristics ..... 39
7.1 Specifications ..... 39
7.2 Definition of contrast ratio ..... 40
7.3 Reflection Ratio ..... 40
8. Point and line standard ..... 41
9. Packing ..... 43
10. Precautions ..... 44

| Version | Content | Date | Producer |
| :---: | :---: | :---: | :---: |
| A0 | New release | $2019 / 09 / 19$ |  |
| A1 | command table" Border Waveform <br> Control" and "Display Update <br> Control 1"and"refresh time <br> requirement" and " absolute <br> maximum rating " | $2019 / 11 / 06$ |  |
| A2 | Update reliability test | $2019 / 11 / 14$ |  |
| A3 | Modified Barcode | $2019 / 12 / 06$ |  |
|  |  |  |  |
|  |  |  |  |
|  |  |  |  |
|  |  |  |  |

## 1. General Description

### 1.1 Overview

GDEH0213Z18 is an Active Matrix Electrophoretic Display (AMEPD), with interface and a reference system design. The2.13"active area contains $122 \times 250$ pixels, and has 1 -bit B/W/R full display capabilities. An integrated circuit contains gate buffer, source buffer, interface, timing control logic, oscillator, DC-DC, SRAM, LUT, VCOM and border are supplied with each panel.

### 1.2 Features

- $122 \times 250$ pixels display
- High contrast
- High reflectance
- Ultra wide viewing angle
- Ultra low power consumption
- Pure reflective mode
- Bi-stable display
- Commercial temperature range
- Landscape, portrait modes
- Hard-coat antiglare display surface
- Ultra Low current deep sleep mode
- On chip display RAM
- Low voltage detect for supply voltage
- High voltage ready detect for driving voltage
- Internal temperature sensor
- 10-byte OTP space for module identification
- Waveform stored in On-chip OTP
- Serial peripheral interface available
- On-chip oscillator
- On-chip booster and regulator control for generating VCOM, Gate and Source driving voltage
- I2C signal master interface to read external temperature sensor/ built-in temperature sensor


### 1.3 Mechanical Specifications

| Parameter | Specifications | Unit | Remark |
| :---: | :---: | :---: | :---: |
| Screen Size | 2.13 | Inch |  |
| Display Resolution | $122(\mathrm{H}) \times 250(\mathrm{~V})$ | Pixel | Dpi: 130 |
| Active Area | $23.7(\mathrm{H}) \times 48.55(\mathrm{~V})$ | mm |  |
| Pixel Pitch | $0.194 \times 0.194$ | mm |  |
| Pixel Configuration | Rectangle |  |  |
| Outline Dimension | $29.2(\mathrm{H}) \times 59.2(\mathrm{~V}) \times 0.9(\mathrm{D})$ | mm | Without masking <br> film |
| Weight | $3 \pm 0.2$ | g |  |

### 1.4 Mechanical Drawing of EPD module



### 1.5 Input/ Output Terminals

| Pin \# | Single | Description | Remark |
| :---: | :---: | :---: | :---: |
| 1 | NC | No connection and do not connect with other NC pins | Keep Open |
| 2 | GDR | N-Channel MOSFET Gate Drive Control |  |
| 3 | RESE | Current Sense Input for the Control Loop |  |
| 4 | NC | No connection and do not connect with other NC pins | Keep Open |
| 5 | VSH2 | Positive Source driving voltage |  |
| 6 | TSCL | $1^{2} \mathrm{C}$ Interface to digital temperature sensor Clock pin |  |
| 7 | TSDA | $1^{2} \mathrm{C}$ Interface to digital temperature sensor Data pin. |  |
| 8 | BS1 | Bus selection pin | Note 1.5-5 |
| 9 | BUSY | Busy state output pin | Note 1.5-4 |
| 10 | RES \# | Reset signal input. | Note 1.5-3 |
| 11 | D/C \# | Data /Command control pin | Note 1.5-2 |
| 12 | CS \# | The chip select input connecting to the MCU. | Note 1.5-1 |
| 13 | SCL | Serial clock pin for interface. |  |
| 14 | SDA | Serial data pin for interface. |  |
| 15 | VDDIO | Power input pin for the Interface. |  |
| 16 | VCl | Power Supply pin for the chip |  |
| 17 | VSS | Ground (Digital) |  |
| 18 | VDD | Core logic power pin |  |
| 19 | VPP | Power Supply for OTP Programming |  |
| 20 | VSH1 | Positive Source driving voltage |  |
| 21 | VGH | Power Supply pin for Positive Gate driving voltage and VSH |  |
| 22 | VSL | Negative Source driving voltage |  |
| 23 | VGL | Power Supply pin for Negative Gate driving voltage, VCOM and VSL |  |
| 24 | VCOM | VCOM driving voltage |  |

Note 1.5-1: This pin (CS\#) is the chip select input connecting to the MCU. The chip is enabled for MCU communication: only when CS\# is pulled LOW.

Note 1.5-2: This pin (D/C\#) is Data/Command control pin connecting to the MCU. When the pin is pulled HIGH, the data will be interpreted as data. When the pin is pulled LOW, the data will be interpreted as command.

Note 1.5-3: This pin (RES\#) is reset signal input. The Reset is active low.

Note 1.5-4: This pin (BUSY) is Busy state output pin. When Busy is High , the operation of chip should not be interrupted and any commands should not be issued to the module. The driver IC will put Busy pin High when the driver IC is working such as:

- Outputting display waveform; or
- Communicating with digital temperature sensor

Note 1.5-5: This pin (BS1) is for 3-line SPI or 4-line SPI selection. When it is "Low", 4line SPI is selected. When it is "High", 3 -line SPI ( 9 bits SPI) is selected.

### 1.6 Reference Circuit



### 1.7 Matched Development Kit

Our Development Kit designed for SPI E-paper Display aims to help users to learn how to use E-paper Display more easily. It can refresh black-white Epaper Display and three-color (black, white and red/Yellow) Good Display 's Epaper Display. And it is also added the functions of USB serial port, Raspberry Pi and LED indicator light ect.
DESPI Development Kit consists of the development board and the pinboard.

More details about the Development Kit, please click to the following link:
http://www.e-paper-display.com/products_detail/productId=402.html

## 2. Environmental

### 2.1 HANDLI NG, SAFETY AND ENVI ROMENTAL REQUI REMENTS


#### Abstract

WARNING The display module should be kept flat or fixed to a rigid, curved support with limited bending along the long axis. It should not be used for continual flexing and bending. Handle with care. Should the display break do not touch any material that leaks out. In case of contact with the leaked material then wash with water and soap.


## CAUTION

The display module should not be exposed to harmful gases, such as acid and alkali gases, which corrode electronic components.

Disassembling the display module can cause permanent damage and invalidate the warranty agreements.
IPA solvent can only be applied on active area and the back of a glass. For the rest part, it is not allowed.
Observe general precautions that are common to handling delicate electronic components. The glass can break and front surfaces can easily be damaged. Moreover the display is sensitive to static electricity and other rough environmental conditions.

| Mounting Precautions |
| :--- |
| (1) It's recommended that you consider the mounting structure so that uneven force (ex. Twisted |
| stress) is not applied to the module. |
| (2) It's recommended that you attach a transparent protective plate to the surface in order to |
| protect the EPD. Transparent protective plate should have sufficient strength in order to resist |
| external force. |
| (3) You should adopt radiation structure to satisfy the temperature specification. |
| (4) Acetic acid type and chlorine type materials for the cover case are not desirable because the |
| former generates corrosive gas of attacking the PS at high temperature and the latter causes circuit |
| break by electro-chemical reaction. |
| (5) Do not touch, push or rub the exposed PS with glass, tweezers or anything harder than HB |
| pencil lead. And please do not rub with dust clothes with chemical treatment. Do not touch the |
| surface of PS for bare hand or greasy cloth. (Some cosmetics deteriorate the PS) |
| (6) When the surface becomes dusty, please wipe gently with absorbent cotton or other soft |
| materials like chamois soaks with petroleum benzene. Normal-hexane is recommended for cleaning |
| the adhesives used to attach the PS. Do not use acetone, toluene and alcohol because they cause |
| chemical damage to the PS. |
| (7) Wipe off saliva or water drops as soon as possible. Their long time contact with PS causes |
| deformations and color fading. |


| Data sheet status |  |
| :--- | :--- |
| Product specification | The data sheet contains final product specifications. |

## Limiting values

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

## Application information

Where application information is given, it is advisory and dose not form part of the specification.

| Product Environmental certification |
| :--- | :--- |
| ROHS |
| REMARK |
| All The specifications listed in this document are guaranteed for module only. Post-assembled <br> operation or component(s) may impact module performance or cause unexpected effect or damage <br> and therefore listed specifications is not warranted after any Post-assembled operation. |

### 2.2 Reliability test

$\left.\begin{array}{|c|c|c|c|}\hline & \text { TEST } & \text { CONDITION } & \text { REMARK } \\ \hline 1 & \begin{array}{c}\text { High-Temperature } \\ \text { Operation }\end{array} & \mathrm{T}=40^{\circ} \mathrm{C}, \mathrm{RH}=35 \% \mathrm{RH}, \text { For } 240 \mathrm{Hr} & \\ \hline 2 & \begin{array}{c}\text { Low-Temperature } \\ \text { Operation }\end{array} & \mathrm{T}=0^{\circ} \mathrm{C} \text { for } 240 \mathrm{hrs} & \\ \hline 3 & \begin{array}{c}\text { High-Temperature } \\ \text { Storage }\end{array} & \mathrm{T}=50^{\circ} \mathrm{C} \mathrm{RH}=35 \% \mathrm{RH} \text { For } 240 \mathrm{Hr} & \text { Test in white pattern } \\ \hline 4 & \begin{array}{c}\text { Low-Temperature } \\ \text { Storage }\end{array} & \begin{array}{c}\mathrm{T}=-25^{\circ} \mathrm{C} \text { for } 240 \mathrm{hrs} \\ \text { Test in white pattern }\end{array} & \text { Test in white pattern } \\ \hline 5 & \begin{array}{c}\text { High Temperature, High- } \\ \text { Humidity Operation }\end{array} & \mathrm{T}=40^{\circ} \mathrm{C}, \mathrm{RH}=90 \% \mathrm{RH}, \text { For } 168 \mathrm{Hr}\end{array}\right]$

Actual EMC level to be measured on customer application.
Note1: Stay white pattern for storage and non-operation test.
Note2: Operation is black/white/red pattern, hold time is 150S.
Note3: The function, appearance, opticals should meet the requirements of the test before and after the test.

Note4: Keep testing after 2 hours placing at $20^{\circ} \mathrm{C}-25^{\circ} \mathrm{C}$.

## 3. Electrical Characteristics

### 3.1 ABSOLUTE MAXI MUM RATI NG

Table 3.1-1: Maximum Ratings

| Symbol | Parameter | Rating | Unit | Humidity | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{Cl}}$ | Logic supply voltage | -0.5 to +6.0 | V | - | - |  |
| $\mathrm{T}_{\mathrm{OPR}}$ | Operation temperature | 0 to 40 | ${ }^{\circ} \mathrm{C}$ | 45 to70 | $\%$ | Note 3.1-1 |
| Tttg | Transportation temperature | -25 to 60 | ${ }^{\circ} \mathrm{C}$ | - | - | Note 3.1-2 |
| Tstg | Storage condition | 0 to 40 | ${ }^{\circ} \mathrm{C}$ | 45 to70 | $\%$ | Maximum storage <br> time: 5 years |
| - | After opening the package | 0 to 40 | ${ }^{\circ} \mathrm{C}$ | 45 to70 | $\%$ |  |

Note 3.1-1: We guarantee the single pixel display quality for $0-35^{\circ} \mathrm{C}$, but we only guarantee the barcode readable for $35-40^{\circ} \mathrm{C}$. Normal use is recommended to refresh every 24 hours.

Note 3.1-2: Tttg is the transportation condition, the transport time is within 10 days for $25^{\circ} \mathrm{C} \sim 0^{\circ} \mathrm{C}$ or $40^{\circ} \mathrm{C} \sim 60^{\circ} \mathrm{C}$.

Note 3.1-3 : When the three-color product is stored. The display screen should be kept white and face up. In addition, please be sure to refresh the e-paper every three months.

### 3.2 DC CHARACTERISTICS

The following specifications apply for: $\mathrm{VSS}=0 \mathrm{~V}, \mathrm{VCI}=3.3 \mathrm{~V}, \mathrm{TOPR}=25^{\circ} \mathrm{C}$.
Table 3.2-1: DC Characteristics

| Symbol | Parameter | Test | Applicable pin | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VCI | VCl operation voltage |  | VCI | 2.2 | 3 | 3.7 | V |
| VIH | High level input voltage |  | SDA, SCL, CS\#, | 0.8VDDI O |  |  | V |
| VIL | Low level input voltage |  | D/C\#, RES\#, BS1 |  |  | 0.2VDDI 0 | V |
| VOH | High level output | $1 \mathrm{OH}=-100 \mathrm{uA}$ | BUSY | 0.9VDDI O |  |  | V |
| VOL | Low level output voltage | IOL = 100uA |  |  |  | 0.1VDDI O | V |
| I update | Module operating |  |  | - | 3 | - | mA |
| I sleep | Deep sleep mode | $\mathrm{VCI}=3.3 \mathrm{~V}$ |  | - |  | 3 | uA |

The Typical power consumption is measured using associated $25^{\circ} \mathrm{C}$ waveform with following pattern transition: from horizontal scan pattern to vertical scan pattern. (Note 3.2-1)

- The listed electrical/optical characteristics are only guaranteed under the controller \& waveform provided by Good Display.
- Vcom value will be OTP before in factory or present on the label sticker.

Note 3.2-1
The Typical power consumption


### 3.3 Serial Peripheral I nterface Timing

The following specifications apply for: $\mathrm{VSS}=0 \mathrm{~V}, \mathrm{VCI}=2.2 \mathrm{~V}$ to 3.7 V , $\mathrm{TOPR}=25^{\circ} \mathrm{C}, \mathrm{CL}=20 \mathrm{pF}$

## Write mode

| Symbol | Para meter | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| fSCL | SCL frequency (Write Mode) |  |  | 20 | MHz |
| tCSSU | Time CS\# has to be low before the first rising edge of SCLK | 60 |  |  | ns |
| tCSHLD | Time CS\# has to remain low after the last falling edge of SCLK | 65 |  |  | ns |
| tCSHIGH | Time CS\# has to remain high between two transfers | 100 |  |  | ns |
| tSCLHIGH | Part of the clock period where SCL has to remain high | 25 |  |  | ns |
| tSCLLOW | Part of the clock period where SCL has to remain low | 25 |  |  | ns |
| tSISU | Time SI (SDA Write Mode) has to be stable before the next rising edge of SCL | 10 |  | ns |  |
| tSIHLD | Time SI (SDA Write Mode) has to remain stable after the rising edge of SCL | 40 |  | ns |  |

## Read mode

| Symbol | Parameter | Min | Typ | Max |
| :---: | :---: | :---: | :---: | :---: |
| Unit |  |  |  |  |
| fSCL | SCL frequency (Read Mode) |  |  | 2.5 |
| tCSSU | Time CS\# has to be low before the first rising edge of SCLK | 100 |  |  |
| tCSHLD | Time CS\# has to remain low after the last falling edge of SCLK | 50 |  | ns |
| tCSHIGH | Time CS\# has to remain high between two transfers | 250 |  | ns |
| tSCLHIGH | Part of the clock period where SCL has to remain high | 180 |  | ns |
| tSCLLOW | Part of the clock period where SCL has to remain low | 180 |  | ns |
| tSOSU | Time SO(SDA Read Mode) will be stable before the next rising edge of SCL |  | 50 | ns |
| tSOHLD | Time SO (SDA Read Mode) will remain stable after the falling edge of SCL |  | 0 | ns |

Note: All timings are based on $\mathbf{2 0 \%}$ to $\mathbf{8 0 \%}$ of VDDI O-VSS


Figure 3.3-1: SPI timing diagram

### 3.4 Power Consumption

| Parameter | Symbol | Conditions | TYP | Max | Unit | Remark |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Panel power consumption during <br> update | - | $25^{\circ} \mathrm{C}$ | - | 70 | mAs | - |
| Deep sleep mode | - | $25^{\circ} \mathrm{C}$ | - | 3 | uA | - |

MAS=update average current $\times$ update time

### 3.5 MCU Interface

### 3.5.1 MCU interface selection

The GDEH0213Z18 can support 3-wire/4-wire serial peripheral interface. In the Module, the MCU interface is pin selectable by BS1 pins shown in.

Table 3.5.1-1: MCU interface selection

| BS1 | MPU Interface |
| :---: | :---: |
| L | 4-lines serial peripheral interface (SPI) |
| H | 3-lines serial peripheral interface (SPI) -9 bits SPI |

### 3.5.2 MCU Serial Peripheral Interface (4-wire SPI)

The 4-wire SPI consists of serial clock SCL, serial data SDA, D/C\# and CS\#. The control pins status in 4 -wire SPI in writing command/data is shown in Table 3.5.2-2 and the write procedure 4-wire SPI is shown in Figue 3.5.2-2.

Table 3.5.2-2 : Control pins status of 4-wire SPI

| Function | SCL pin | SDA pin | D/ C\# pin | CS\# pin |
| :---: | :---: | :---: | :---: | :---: |
| Write command | $\uparrow$ | Command bit | L | L |
| Write data | $\uparrow$ | Data bit | H | L |

## Note:

(1) L is connected to VSS and H is connected to VDDIO
(2) $\uparrow$ stands for rising edge of signal

In the write mode, SDA is shifted into an 8-bit shift register on each rising edge of SCL in the order of D7, D6, ... D0. The level of D/C\# should be kept over the whole byte. The data byte in the shift register is written to the Graphic Display Data RAM (RAM)/Data Byte register or command Byte registerr according to D/C\# pin.


Figure 3.5.2-1: Write procedure in 4-wire SPI mode

## In the Read mode:

1. After driving CS\# to low, MCU need to define the register to be read.
2. SDA is shifted into an 8-bit shift register on each rising edge of SCL in the order of D7, D6, ... D0 with D/C\# keep low.
3. After SCL change to low for the last bit of register, D/C\# need to drive to high.
4. SDA is shifted out an 8-bit data on each falling edge of SCL in the order of D7, D6, ... DO.
5. Depending on register type, more than 1 byte can be read out. After all byte are read, CS\# need to drive to high to stop the read operation.


Figure 3.5.2-2: Read procedure in 4-wire SPI mode

### 3.5.3 MCU Serial Peripheral Interface (3-wire SPI)

The 3-wire SPI consists of serial clock SCL, serial data SDA and CS\#. The operation is similar to 4 -wire SPI while D/C\# pin is not used and it must be tied to LOW. The control pins status in 3-wire SPI is shown in Table 3.5.3-3.

Table 3.5.3-3 : Control pins status of 3-wire SPI

| Function | SCL pin | SDA pin | D/ C\# pin | CS\# pin |
| :---: | :---: | :---: | :---: | :---: |
| Write command | $\uparrow$ | Command | Tie LOW | L |
| Write data | $\uparrow$ | Data bit | Tie LOW | L |

## Note:

(1) L is connected to VSS and H is connected to VDDIO
(2) $\uparrow$ stands for rising edge of signal

In the write operation, a 9-bit data will be shifted into the shift register on each clock rising edge. The bit shifting sequence is D/C\# bit, D7 bit, D6 bit to D0 bit. The first bit is D/C\# bit which determines the following byte is command or data. When D/C\# bit is 0 , the following byte is command. When D/C\# bit is 1, the following byte is data. shows the write procedure in 3-wire SPI


Figure 3.5.3-3: Write procedure in 3-wire SPI mode

## In the Read mode:

1. After driving CS\# to low, MCU need to define the register to be read.
2. $\mathrm{D} / \mathrm{C} \#=0$ is shifted thru SDA with one rising edge of SCL
3. SDA is shifted into an 8-bit shift register on each rising edge of SCL in the order of D7, D6, ... D0.
4. $\mathrm{D} / \mathrm{C} \#=1$ is shifted thru SDA with one rising edge of SCL
5. SDA is shifted out an 8-bit data on each falling edge of SCL in the order of D7, D6, ... D0.
6. Depending on register type, more than 1 byte can be read out. After all byte are read, CS\# need to drive to high to stop the read operation.


Figure 3.5.3-3: Read procedure in 3-wire SPI mode

### 3.6 Temperature sensor operation

Following is the way of how to sense the ambient temperature of the module. First, use an external temperature sensor to get the temperature value and converted it into HEX format with below mapping table, then send command $0 \times 1 \mathrm{~A}$ with the HEX temperature value to the module thru the SPI interface.

The temperature value to HEX conversion is as follow:

1. If the Temperature value MSByte bit D11 $=0$, then
2. The temperature is positive and value (DegC) $=+$ (Temperature value) / 16
3. If the Temperature value MSByte bit D11 = 1, then
4. The temperature is negative and value $(\mathrm{DegC})=\sim$ ( 2 's complement of Temperature value) / 16

Table 3.6-1 : Example of 12-bit binary temperature settings for temperature ranges

| 12-bit binary (2's complement) | Hexadecimal <br> Value | TR Value [DegC] |
| :---: | :---: | :---: |
| 011111111111 | $7 F F$ | 128 |
| 011111111111 | 7 FF | 127.9 |
| 011001000000 | 640 | 100 |
| 010100000000 | 500 | 80 |
| 010010110000 | $4 B 0$ | 75 |
| 001100100000 | 320 | 50 |
| 000110010000 | 190 | 25 |
| 000000000100 | 004 | 0.25 |
| 000000000000 | 000 | 0 |
| 111111111100 | FFC | -0.25 |
| 111001110000 | E70 | -25 |
| 110010010000 | C90 | -55 |

## 4 Typical Operating Sequence

### 4.1 Normal Operation Flow



## 5. COMMAND TABLE






| R/W\# | D/C\# | Hex | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Command | Description |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 14 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | HV Ready Detection | HV ready detection <br> A[7:0] = 00h [POR] <br> The command required CLKEN=1 and ANALOGEN=1. <br> Refer to Register 0x22 for detail. <br> After this command initiated, HV Ready detection starts. <br> BUSY pad will output high during detection. <br> The detection result can be read from the Status Bit Read (Command 0x2F). |  |
| 0 | 1 |  | 0 | $\mathrm{A}_{6}$ | $\mathrm{A}_{5}$ | $\mathrm{A}_{4}$ | 0 | $\mathrm{A}_{2}$ | $\mathrm{A}_{1}$ | Ao |  | A[6:4]=n for cool down duration: $10 \mathrm{~ms} \times(\mathrm{n}+1)$ <br> A[2:0]=m for number of Cool Down Loop to detect. <br> The max HV ready duration is $10 \mathrm{~ms} \times(\mathrm{n}+1) \times(\mathrm{m})$ <br> HV ready detection will be trigger after each cool down time. The detection will be completed when HV is ready. <br> For 1 shot HV ready detection, A[7:0] can be set as 00h. |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 0 | 0 | 15 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | VCI Detection | VCI Detection <br> A[2:0] = 100 [POR] , Detect level at 2.3V <br> A[2:0] : VCl level Detect |  |
| 0 | 1 |  | 0 | 0 | 0 | 0 | 0 | $\mathrm{A}_{2}$ | $\mathrm{A}_{1}$ | Ao |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  | A[2:0] | VCl level |
|  |  |  |  |  |  |  |  |  |  |  |  | 011 | 2.2 V |
|  |  |  |  |  |  |  |  |  |  |  |  | 100 | 2.3 V |
|  |  |  |  |  |  |  |  |  |  |  |  | 101 | 2.4 V |
|  |  |  |  |  |  |  |  |  |  |  |  | 110 | 2.5 V |
|  |  |  |  |  |  |  |  |  |  |  |  | 111 | 2.6 V |
|  |  |  |  |  |  |  |  |  |  |  |  | Other | NA |
|  |  |  |  |  |  |  |  |  |  |  |  | The command required CLKEN=1 and ANALOGEN=1 <br> Refer to Register 0x22 for detail. <br> After this command initiated, VCl detection starts. <br> BUSY pad will output high during detection. <br> The detection result can be read from the Status Bit Read (Command 0x2F). |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 0 | 0 | 18 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | Temperature Sensor Control | Temperature Sensor Selection <br> $A[7: 0]=48 \mathrm{~h}[\mathrm{POR}]$, external temperatrure <br> sensor <br> $A[7: 0]=80 \mathrm{~h}$ Internal temperature sensor |  |
| 0 | 1 |  | $\mathrm{A}_{7}$ | $\mathrm{A}_{6}$ | $\mathrm{A}_{5}$ | $\mathrm{A}_{4}$ | $\mathrm{A}_{3}$ | $\mathrm{A}_{2}$ | $\mathrm{A}_{1}$ | Ao |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 0 | 0 | 1A | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | Temperature Sensor Control (Write to temperature register) | Write to temperature register. A[11:0] = 7FFh [POR] |  |
| 0 | 1 |  | $\mathrm{A}_{11}$ | $\mathrm{A}_{10}$ | A9 | A8 | $\mathrm{A}_{7}$ | $\mathrm{A}_{6}$ | A5 | $\mathrm{A}_{4}$ |  |  |  |
| 0 | 1 |  | $\mathrm{A}_{3}$ | $\mathrm{A}_{2}$ | $\mathrm{A}_{1}$ | Ao | 0 | 0 | 0 | 0 |  |  |  |




| R/W\# | D/C\# | Hex | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Command |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| 0 | 0 | 26 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | Write RAM (RED) <br> / RAM Ox26 |

## Description

After this command, data entries will be written into the RED RAM until another command is written. Address pointers will advance accordingly.

For Red pixel:
Content of Write RAM(RED) = 1
For non-Red pixel [Black or White]:
Content of Write RAM(RED) $=0$


| 0 | 0 | 29 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | VCOM Sense Duration |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 1 |  | 0 | 1 | 0 | 0 | $A_{3}$ | $A_{2}$ | $A_{1}$ | $A_{0}$ |  |
|  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |

Stabling time between entering VCOM sensing mode and reading acquired.
$A[3: 0]=9 h$, duration $=10 \mathrm{~s}$.
VCOM sense duration $=(A[3: 0]+1)$ sec

| 0 | 0 | 2A | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | Program VCOM OTP | Program VCOM register into OTP <br> The command required CLKEN=1. Refer to Register 0x22 for detail. <br> BUSY pad will output high during operation. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 2B | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | Write Register for VCOM Control | This command is used to reduce glitch when ACVCOM toggle. Two data bytes D04h and D63h should be set for this command. |
| 0 | 1 |  | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |  |  |
| 0 | 1 |  | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 |  |  |


| R/W\# | D/C\# | Hex | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Command | Descri |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 2C | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | Write VCOM register | Write VCOM register from MCU interface $\mathrm{A}[7: 0]=00 \mathrm{~h}[\mathrm{POR}]$ |  |  |  |
| 0 | 1 |  | $\mathrm{A}_{7}$ | $\mathrm{A}_{6}$ | $\mathrm{A}_{5}$ | $\mathrm{A}_{4}$ | $\mathrm{A}_{3}$ | $\mathrm{A}_{2}$ | $\mathrm{A}_{1}$ | Ao |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  | A[7:0] | VCOM | A[7:0] | VCOM |
|  |  |  |  |  |  |  |  |  |  |  |  | 08h | -0.2 | 44h | -1.7 |
|  |  |  |  |  |  |  |  |  |  |  |  | 0Ch | -0.3 | 48h | -1.8 |
|  |  |  |  |  |  |  |  |  |  |  |  | 10h | -0.4 | 4Ch | -1.9 |
|  |  |  |  |  |  |  |  |  |  |  |  | 14h | -0.5 | 50h | -2 |
|  |  |  |  |  |  |  |  |  |  |  |  | 18h | -0.6 | 54h | -2.1 |
|  |  |  |  |  |  |  |  |  |  |  |  | 1Ch | -0.7 | 58h | -2.2 |
|  |  |  |  |  |  |  |  |  |  |  |  | 20h | -0.8 | 5Ch | -2.3 |
|  |  |  |  |  |  |  |  |  |  |  |  | 24h | -0.9 | 60h | -2.4 |
|  |  |  |  |  |  |  |  |  |  |  |  | 28h | -1 | 64h | -2.5 |
|  |  |  |  |  |  |  |  |  |  |  |  | 2Ch | -1.1 | 68h | -2.6 |
|  |  |  |  |  |  |  |  |  |  |  |  | 30h | -1.2 | 6Ch | -2.7 |
|  |  |  |  |  |  |  |  |  |  |  |  | 34h | -1.3 | 70h | -2.8 |
|  |  |  |  |  |  |  |  |  |  |  |  | 38h | -1.4 | 74h | -2.9 |
|  |  |  |  |  |  |  |  |  |  |  |  | 3Ch | -1.5 | 78h | -3 |
|  |  |  |  |  |  |  |  |  |  |  |  | 40h | -1.6 | Other | NA |


| 0 | 0 | 2 D | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | OTP Register Read for |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 1 |  | $\mathrm{~A}_{7}$ | $\mathrm{~A}_{6}$ | $\mathrm{~A}_{5}$ | $\mathrm{~A}_{4}$ | $\mathrm{~A}_{3}$ | $\mathrm{~A}_{2}$ | $\mathrm{~A}_{1}$ | $\mathrm{~A}_{0}$ |  |
| Display Option |  |  |  |  |  |  |  |  |  |  |  |
| 1 | 1 |  | $\mathrm{~B}_{7}$ | $\mathrm{~B}_{6}$ | $\mathrm{~B}_{5}$ | $\mathrm{~B}_{4}$ | $\mathrm{~B}_{3}$ | $\mathrm{~B}_{2}$ | $\mathrm{~B}_{1}$ | $\mathrm{~B}_{0}$ |  |
| 1 | 1 |  | $\mathrm{C}_{7}$ | $\mathrm{C}_{6}$ | $\mathrm{C}_{5}$ | $\mathrm{C}_{4}$ | $\mathrm{C}_{3}$ | $\mathrm{C}_{2}$ | $\mathrm{C}_{1}$ | $\mathrm{C}_{0}$ |  |
| 1 | 1 |  | $\mathrm{D}_{7}$ | $\mathrm{D}_{6}$ | $\mathrm{D}_{5}$ | $\mathrm{D}_{4}$ | $\mathrm{D}_{3}$ | $\mathrm{D}_{2}$ | $\mathrm{D}_{1}$ | $\mathrm{D}_{0}$ |  |
| 1 | 1 |  | $\mathrm{E}_{7}$ | $\mathrm{E}_{6}$ | $\mathrm{E}_{5}$ | $\mathrm{E}_{4}$ | $\mathrm{E}_{3}$ | $\mathrm{E}_{2}$ | $\mathrm{E}_{1}$ | $\mathrm{E}_{0}$ |  |
| 1 | 1 |  | $\mathrm{~F}_{7}$ | $\mathrm{~F}_{6}$ | $\mathrm{~F}_{5}$ | $\mathrm{~F}_{4}$ | $\mathrm{~F}_{3}$ | $\mathrm{~F}_{2}$ | $\mathrm{~F}_{1}$ | $\mathrm{~F}_{0}$ |  |
| 1 | 1 |  | $\mathrm{G}_{7}$ | $\mathrm{G}_{6}$ | $\mathrm{G}_{5}$ | $\mathrm{G}_{4}$ | $\mathrm{G}_{3}$ | $\mathrm{G}_{2}$ | $\mathrm{G}_{1}$ | $\mathrm{G}_{0}$ |  |
| 1 | 1 |  | $\mathrm{H}_{7}$ | $\mathrm{H}_{6}$ | $\mathrm{H}_{5}$ | $\mathrm{H}_{4}$ | $\mathrm{H}_{3}$ | $\mathrm{H}_{2}$ | $\mathrm{H}_{1}$ | $\mathrm{H}_{0}$ |  |
| 1 | 1 |  | $\mathrm{I}_{7}$ | $\mathrm{I}_{6}$ | $\mathrm{I}_{5}$ | $\mathrm{I}_{4}$ | $\mathrm{I}_{3}$ | $\mathrm{I}_{2}$ | $\mathrm{I}_{1}$ | $\mathrm{I}_{0}$ |  |
| 1 | 1 |  | $\mathrm{~J}_{7}$ | $\mathrm{~J}_{6}$ | $\mathrm{~J}_{5}$ | $\mathrm{~J}_{4}$ | $\mathrm{~J}_{3}$ | $\mathrm{~J}_{2}$ | $\mathrm{~J}_{1}$ | $\mathrm{~J}_{0}$ |  |
| 1 | 1 |  | $\mathrm{~K}_{7}$ | $\mathrm{~K}_{6}$ | $\mathrm{~K}_{5}$ | $\mathrm{~K}_{4}$ | $\mathrm{~K}_{3}$ | $\mathrm{~K}_{2}$ | $\mathrm{~K}_{1}$ | $\mathrm{~K}_{0}$ |  |

Read Register for Display Option:
A[7:0]: VCOM OTP Selection
(Command 0x37, Byte A)
B[7:0]: VCOM Register
(Command 0x2C)
C[7:0]~G[7:0]: Display Mode
(Command 0x37, Byte B to Byte F) [5 bytes]

H[7:0]~K[7:0]: Waveform Version (Command 0x37, Byte G to Byte J)
[4 bytes]

| 0 | 0 | 2 E | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 1 |  | $\mathrm{~A}_{7}$ | $\mathrm{~A}_{6}$ | $\mathrm{~A}_{5}$ | $\mathrm{~A}_{4}$ | $\mathrm{~A}_{3}$ | $\mathrm{~A}_{2}$ | $\mathrm{~A}_{1}$ | $\mathrm{~A}_{0}$ |
| 1 | 1 |  | $\mathrm{~B}_{7}$ | $\mathrm{~B}_{6}$ | $\mathrm{~B}_{5}$ | $\mathrm{~B}_{4}$ | $\mathrm{~B}_{3}$ | $\mathrm{~B}_{2}$ | $\mathrm{~B}_{1}$ | $\mathrm{~B}_{0}$ |
| 1 | 1 |  | $\mathrm{C}_{7}$ | $\mathrm{C}_{6}$ | $\mathrm{C}_{5}$ | $\mathrm{C}_{4}$ | $\mathrm{C}_{3}$ | $\mathrm{C}_{2}$ | $\mathrm{C}_{1}$ | $\mathrm{C}_{0}$ |
| 1 | 1 |  | $\mathrm{D}_{7}$ | $\mathrm{D}_{6}$ | $\mathrm{D}_{5}$ | $\mathrm{D}_{4}$ | $\mathrm{D}_{3}$ | $\mathrm{D}_{2}$ | $\mathrm{D}_{1}$ | $\mathrm{D}_{0}$ |
| 1 | 1 |  | $\mathrm{E}_{7}$ | $\mathrm{E}_{6}$ | $\mathrm{E}_{5}$ | $\mathrm{E}_{4}$ | $\mathrm{E}_{3}$ | $\mathrm{E}_{2}$ | $\mathrm{E}_{1}$ | $\mathrm{E}_{0}$ |
| 1 | 1 |  | $\mathrm{~F}_{7}$ | $\mathrm{~F}_{6}$ | $\mathrm{~F}_{5}$ | $\mathrm{~F}_{4}$ | $\mathrm{~F}_{3}$ | $\mathrm{~F}_{2}$ | $\mathrm{~F}_{1}$ | $\mathrm{~F}_{0}$ |
| 1 | 1 |  | $\mathrm{G}_{7}$ | $\mathrm{G}_{6}$ | $\mathrm{G}_{5}$ | $\mathrm{G}_{4}$ | $\mathrm{G}_{3}$ | $\mathrm{G}_{2}$ | $\mathrm{G}_{1}$ | $\mathrm{G}_{0}$ |
| 1 | 1 |  | $\mathrm{H}_{7}$ | $\mathrm{H}_{6}$ | $\mathrm{H}_{5}$ | $\mathrm{H}_{4}$ | $\mathrm{H}_{3}$ | $\mathrm{H}_{2}$ | $\mathrm{H}_{1}$ | $\mathrm{H}_{0}$ |
| 1 | 1 |  | $\mathrm{I}_{7}$ | $\mathrm{I}_{6}$ | $\mathrm{I}_{5}$ | $\mathrm{I}_{4}$ | $\mathrm{I}_{3}$ | $\mathrm{I}_{2}$ | $\mathrm{I}_{1}$ | $\mathrm{I}_{0}$ |
| 1 | 1 |  | $\mathrm{~J}_{7}$ | $\mathrm{~J}_{6}$ | $\mathrm{~J}_{5}$ | $\mathrm{~J}_{4}$ | $\mathrm{~J}_{3}$ | $\mathrm{~J}_{2}$ | $\mathrm{~J}_{1}$ | $\mathrm{~J}_{0}$ |

Read 10 Byte User ID stored in OTP: A[7:0]] ~ J[7:0]: UserID (R38, Byte A and Byte J) [10 bytes]



| 0 | 0 | 41 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | Read RAM Option |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 1 |  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $A_{0}$ |  |

Read RAM Option
$\mathrm{A}[0]=0$ [POR]
0 : Read RAM corresponding to RAM0x24
1 : Read RAM corresponding to RAM0x26

| 0 | 0 | 44 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | Set RAM X - address |
| :--- | :--- | :--- | :--- | :--- | :--- | :---: | :---: | :---: | :---: | :---: | :--- |
| 0 | 1 |  | 0 | 0 | $\mathrm{~A}_{5}$ | $\mathrm{~A}_{4}$ | $\mathrm{~A}_{3}$ | $\mathrm{~A}_{2}$ | $\mathrm{~A}_{1}$ | $\mathrm{~A}_{0}$ | Start / End position |
| 0 | 1 |  | 0 | 0 | $\mathrm{~B}_{5}$ | $\mathrm{~B}_{4}$ | $\mathrm{~B}_{3}$ | $\mathrm{~B}_{2}$ | $\mathrm{~B}_{1}$ | $\mathrm{~B}_{0}$ |  |
|  |  |  |  |  |  |  |  |  |  |  |  |

Specify the start/end positions of the window address in the $X$ direction by an address unit for RAM

A[5:0]: XSA[5:0], XStart, POR $=00 \mathrm{~h}$
B[5:0]: XEA[5:0], XEnd, $P O R=15 \mathrm{~h}$

| 0 | 0 | 45 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | Set Ram Y- address |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| 0 | 1 |  | $\mathrm{~A}_{7}$ | $\mathrm{~A}_{6}$ | $\mathrm{~A}_{5}$ | $\mathrm{~A}_{4}$ | $\mathrm{~A}_{3}$ | $\mathrm{~A}_{2}$ | $\mathrm{~A}_{1}$ | $\mathrm{~A}_{0}$ | Start / End position |
| 0 | 1 |  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $\mathrm{~A}_{8}$ |  |
| 0 | 1 |  | $\mathrm{~B}_{7}$ | $\mathrm{~B}_{6}$ | $\mathrm{~B}_{5}$ | $\mathrm{~B}_{4}$ | $\mathrm{~B}_{3}$ | $\mathrm{~B}_{2}$ | $\mathrm{~B}_{1}$ | $\mathrm{~B}_{0}$ |  |
| 0 | 1 |  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $\mathrm{~B}_{8}$ |  |

Specify the start/end positions of the window address in the $Y$ direction by an address unit for RAM

A[8:0]: YSA[8:0], YStart, POR $=000 \mathrm{~h}$
B[8:0]: YEA[8:0], YEnd, POR $=127 \mathrm{~h}$


## Description

Auto Write RED RAM for Regular Pattern
A[7:0] = 00h [POR]
$A[7]:$ The 1st step value, $\mathrm{POR}=0$
A[6:4]: Step Height, POR= 000
Step of alter RAM in Y-direction according to Gate

| $A[6: 4]$ | Height | $A[6: 4]$ | Height |
| :---: | :---: | :---: | :---: |
| 000 | 8 | 100 | 128 |
| 001 | 16 | 101 | 256 |
| 010 | 32 | 110 | 296 |
| 011 | 64 | 111 | NA |

A[2:0]: Step Width, POR= 000
Step of alter RAM in X-direction according to Source

| $A[2: 0]$ | Width | $\mathrm{A}[2: 0]$ | Width |
| :---: | :---: | :---: | :---: |
| 000 | 8 | 100 | 128 |
| 001 | 16 | 101 | 176 |
| 010 | 32 | 110 | NA |
| 011 | 64 | 111 | NA |

BUSY pad will output high during operation.

| 0 | 0 | 47 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | Auto Write B/W RAM for Regular Pattern |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 |  |  | $\mathrm{A}_{6}$ |  |  | 0 |  | $\mathrm{A}_{1}$ | Ao |  | $A[7: 0]=00 h[P O R]$ <br> A[7]: The 1st step value, $\mathrm{POR}=0$ <br> A[6:4]: Step Height, $\mathrm{POR}=000$ <br> Step of alter RAM in Y-direction according to Gate |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  | A[6:4] | Height | A[6:4] | Height |
|  |  |  |  |  |  |  |  |  |  |  |  | 000 | 8 | 100 | 128 |
|  |  |  |  |  |  |  |  |  |  |  |  | 001 | 16 | 101 | 256 |
|  |  |  |  |  |  |  |  |  |  |  |  | 010 | 32 | 110 | 296 |
|  |  |  |  |  |  |  |  |  |  |  |  | 011 | 64 | 111 | NA |
|  |  |  |  |  |  |  |  |  |  |  |  | A[2:0]: S Step of a to Sourc | Width, RAM i | $O R=0$ <br> X-direc | according |
|  |  |  |  |  |  |  |  |  |  |  |  | A[2:0] | Width | A[2:0] | Width |
|  |  |  |  |  |  |  |  |  |  |  |  | 000 | 8 | 100 | 128 |
|  |  |  |  |  |  |  |  |  |  |  |  | 001 | 16 | 101 | 176 |
|  |  |  |  |  |  |  |  |  |  |  |  | 010 | 32 | 110 | NA |
|  |  |  |  |  |  |  |  |  |  |  |  | 011 | 64 | 111 | NA |
|  |  |  |  |  |  |  |  |  |  |  |  | During high. | ration, | SY pad | ill output |


| R/W\# | D/C\# | Hex | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Command | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- | :--- |
| 0 | 0 | $4 E$ | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | Set RAM X address | Make initial settings for the RAM X <br> address in the address counter (AC) <br> A[5:0]: 00h [POR]. |
| 0 | 1 |  | 0 | 0 | $A_{5}$ | $A_{4}$ | $A_{3}$ | $A_{2}$ | $A_{1}$ | $A_{0}$ | counter |  |


| 0 | 0 | 4F | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | Set RAM Y address counter | Make initial settings for the RAM Y address in the address counter (AC) A[8:0]: 000h [POR]. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 |  | $\mathrm{A}_{7}$ | $\mathrm{A}_{6}$ | A5 | $\mathrm{A}_{4}$ | A3 | $\mathrm{A}_{2}$ | $\mathrm{A}_{1}$ | Ao |  |  |
| 0 | 1 |  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $\mathrm{A}_{8}$ |  |  |


| 0 | 0 | $7 F$ | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | NOP | This command is an empty command; it <br> does not have any effect on the display <br> module. <br> However it can be used to terminate <br> Frame Memory Write or Read <br> Commands. |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

## 6. Data Entry Mode Setting (11h)

This command has multiple configurations and each bit setting is described as follows:

| R/W | DC | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1 | IB0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| W | 1 |  |  |  |  |  | AM | ID1 | IDO |
| POR |  | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |

ID[1:0]: The address counter is automatically incremented by 1, after data is written to the RAM when ID[1:0] = "01". The address counter is automatically decremented by 1 , after data is written to the RAM when ID[1:0] = " 00 ". The setting of incrementing or decrementing of the address counter can be made independently in each upper and lower bit of the address. The direction of the address when data is written to the RAM is set by AM bits.

AM: Set the direction in which the address counter is updated automatically after data are written to the RAM. When $A M=$ " 0 ", the address counter is updated in the X direction. When $A M=$ " 1 ", the address counter is updated in the $Y$ direction. When window addresses are selected, data are written to the RAM area specified by the window addresses in the manner specified with ID[1:0] and AM bits.

|  | ID [1:0]="00" <br> $X$ : decrement $Y$ : decrement | ID [1:0]="01" <br> $X$ : increment $Y$ : decrement | ID [1:0]="10" <br> $X$ : decrement $Y$ : increment | ID [1:0]="11" <br> $X$ : increment $Y$ : increment |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & A M=" 0 " \\ & X \text {-mode } \end{aligned}$ |  |  |  |  |
| $\begin{aligned} & A M=" 1 " \\ & Y \text {-mode } \end{aligned}$ |  |  | 00,00h <br> 15, 127h |  |

The pixel sequence is defined by the ID [0],

|  | ID [1:0]="00" <br> $X:$ decrement Y: decrement | $\mathrm{D}[1: 0]=$ "01" <br> AM="0" <br> X-mode |
| :--- | :---: | :---: |
|  |  |  |
|  |  |  |

## 7. Optical characteristics

### 7.1 Specifications

Measurements are made with that the illumination is under an angle of 45 degrees, the detection is perpendicular unless otherwise specified.

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP. | MAX | UNIT | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| R | Reflectance | White | 30 | 35 | - | \% | Note 7.1-1 |
| Gn CR | 2Grey Level Contrast Ratio Black State L* value | - | $10$ | $\begin{gathered} \text { DS }+(\mathrm{WS}-\mathrm{DS}) \times \mathrm{n}(\mathrm{~m}-1) \\ 15 \\ 13 \end{gathered}$ | $14$ | L* | Note 7.1-1 |
| WS | Black State a* value White State L* value |  | $63$ | $\begin{gathered} 3 \\ 65 \end{gathered}$ | $4$ |  | Note 7.1-1 <br> Note 7.1-1 |
| RS | Red State L* value <br> Red State a* value | Red Red | $\begin{aligned} & 25 \\ & 36 \end{aligned}$ | $\begin{aligned} & 28 \\ & 40 \end{aligned}$ |  |  | Note 7.1-1 <br> Note 7.1-1 |
| Panel's life | - | $0^{\circ} \mathrm{C} \sim 40^{\circ} \mathrm{C}$ |  | 5years | - | - | Note 7.1-2 |
| Panel | I mage Update | Storage and transportation | - | Update the white screen | - | - | - |
|  | Update Time | Operation | - | Suggest Updated once a day | - | - | - |

WS : White state, KS : Black state, RS: Red state
Note 7.1-1 : Luminance meter : i - One Pro Spectrophotometer
Note 7.1-2: We don't guarantee 5 years pixels display quality for humidity below 45\% RH or above $70 \% \mathrm{RH}$;

Suggest Updated once a day;

### 7.2 Definition of contrast ratio

The contrast ratio (CR) is the ratio between the reflectance in a full white area (R1) and the reflectance in a dark area (Rd)() :

R1: white reflectance Rd: dark reflectance

$$
C R=R 1 / R d
$$



### 7.3 Reflection Ratio

The reflection ratio is expressed as:
$R=$ Reflectance Factor white board $\quad x$ ( $L$ center / $L$ white board $)$
$L$ center is the luminance measured at center in a white area ( $R=G=B=1$ ). $L$ white board is the luminance of a standard white board. Both are measured with equivalent illumination source. The viewing angle shall be no more than 2 degrees.


## 8. Point and line standard

| Shipment I nspection Standard |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Equipment: Electrical test fixture, Point gauge |  |  |  |  |  |  |
| Outline dimension | $29.2(\mathrm{H}) \times 59.2(\mathrm{~V}) \times 0.9(\mathrm{D})$ | Unit: mm | Part-A | Active area | Part-B | Border area |
| Environment | Temperature | Humidity | Illuminance | Distance | Time | Angle |
|  | $19^{\circ} \mathrm{C} \sim 25^{\circ} \mathrm{C}$ | $55 \% \pm 5 \% \mathrm{RH}$ | 800~1300Lux | 300 mm | 35 Sec |  |
| Defect type | Inspection method | Standard |  | Part-A |  | Part-B |
| Spot | Electric Display | $\mathrm{D} \leq 0.25 \mathrm{~mm}$ |  | I gnore |  | I gnore |
|  |  | $0.25 \mathrm{~mm}<\mathrm{D} \leq 0.4 \mathrm{~mm}$ |  | $\mathrm{N} \leq 4$ |  | I gnore |
|  |  | $\mathrm{D}>0.4 \mathrm{~mm}$ |  | Not Allow |  | I gnore |
| Display unwork | Electric Display | Not Allow |  | Not Allow |  | I gnore |
| Display error | Electric Display | Not Allow |  | Not Allow |  | I gnore |
| Scratch or line defect (include dirt) | Visual/Film card | $\mathrm{L} \leq 2 \mathrm{~mm}, \mathrm{~W} \leq 0.2 \mathrm{~mm}$ |  | I gnore |  | I gnore |
|  |  | $2.0 \mathrm{~mm}<\mathrm{L} \leq 5.0 \mathrm{~mm}$, $0.2<\mathrm{W} \leq 0.3 \mathrm{~mm}$, |  | $\mathrm{N} \leq 2$ |  | I gnore |
|  |  | $\mathrm{L}>5 \mathrm{~mm}, \mathrm{~W}>0.3 \mathrm{~mm}$ |  | Not Allow |  | I gnore |
| PS Bubble | Visual/Film card | $\mathrm{D} \leq 0.2 \mathrm{~mm}$ |  | I gnore |  | I gnore |
|  |  | $0.2 \mathrm{~mm} \leq \mathrm{D} \leq 0.35 \mathrm{~mm}$ \& $\mathrm{N} \leq 4$ |  | $\mathrm{N} \leq 4$ |  | I gnore |
|  |  | $\mathrm{D}>0.35 \mathrm{~mm}$ |  | Not Allow |  | I gnore |
| Side Fragment | Visual/Film card | $\mathrm{X} \leq 6 \mathrm{~mm}, \mathrm{Y} \leq 0.4 \mathrm{~mm}$, Do not affect the electrode circuit (Edge chipping) <br> $X \leq 1 \mathrm{~mm}, \mathrm{Y} \leq 1 \mathrm{~mm}$, Do not affect the electrode circuit( (Corner chipping) Ignore |  |  |  |  |
|  |  |  |  |  |  |  |
| Remark | 1.Cannot be defect \& failure cause by appearance defect; |  |  |  |  |  |
|  | 2.Cannot be larger size cause by appearance defect; |  |  |  |  |  |
|  | L=long | W=wide $\quad \mathrm{D}=$ point size $\quad \mathrm{N}=$ Defects NO |  |  |  |  |


$\mathrm{L}=\mathrm{L} 1+\mathrm{L} 2$

Line Defect


Spot Defert
$L=$ long $\quad W=$ wide $\quad D=$ point size
9. Packing


## 10. Precautions

(1) Do not apply pressure to the EPD panel in order to prevent damaging it.
(2) Do not connect or disconnect the interface connector while the EPD panel is in operation.
(3) Do not touch IC bonding area. It may scratch TFT lead or damage IC function.
(4) Please be mindful of moisture to avoid its penetration into the EPD panel, which may cause damage during operation.
(5) If the EPD Panel / Module is not refreshed every 24 hours, a phenomena known as "Ghosting" or "Image Sticking" may occur. It is recommended to refreshed the ESL / EPD Tag every 24 hours in use case. It is recommended that customer ships or stores the ESL / EPD Tag with a completely white image to avoid this issue
(6) High temperature, high humidity, sunlight or fluorescent light may degrade the EPD panel's performance. Please do not expose the unprotected EPD panel to high temperature, high humidity, sunlight, or fluorescent for long periods of time.
(7) For more precautions, please click on the link:
http://www.e-paper-display.com/news_detail/newsId=53.htm/

