

# 2.13 inch E-paper Display Series



Dalian Good Display Co., Ltd.





# **Product Specifications**



| Customer    | Standard              |
|-------------|-----------------------|
| Description | 2.13" E-PAPER DISPLAY |
| Model Name  | GDEH0213Z18           |
| Date        | 2019/12/06            |
| Revision    | 3.0                   |

| Design Engineering    |    |          |  |  |  |  |  |
|-----------------------|----|----------|--|--|--|--|--|
| Approval Check Design |    |          |  |  |  |  |  |
| 宝刘<br>印亚              | いむ | 之兵<br>印良 |  |  |  |  |  |

No.17 Gonghua Street, Shahekou District, Dalian 116021 China Tel: +86-411-84619565 Fax: +86-411-84619585-810

> Email: info@good-display.com Website: www.e-paper-display.com

# **Table of Contents**

| 1. General Description 5                               |
|--------------------------------------------------------|
| 1.1 Overview 5                                         |
| 1.2 Feature 5                                          |
| 1.3 Mechanical Specification6                          |
| 1.4 Mechanical Drawing of EPD module7                  |
| 1.5 Input/Output Terminals 8                           |
| 1.6 Reference Circuit 10                               |
| 1.7 Matched Development Kit 11                         |
| 2. Environmental 12                                    |
| 2.1 Handling, Safety and Environmental Requirements 12 |
| 2.2 Reliability test 14                                |
| 3. Electrical Characteristics 15                       |
| 3.1 Absolute maximum rating15                          |
| 3.2 DC Characteristics                                 |
| 3.3 Serial Peripheral Interface Timing 17              |
| 3.4 Power Consumption18                                |
| 3.5 MCU Interface 19                                   |
| 3.6 Temperature sensor operation 23                    |
| 4. Typical Operating Sequence 24                       |
| 4.1 Normal Operation Flow24                            |
| 5. Command Table 25                                    |
| 6. Data Entry Mode Setting(11h) 38                     |
| 7. Optical characteristics 39                          |
| 7.1 Specifications 39                                  |
| 7.2 Definition of contrast ratio 40                    |
| 7.3 Reflection Ratio 40                                |
| 8. Point and line standard 41                          |
| 9. Packing 43                                          |
| 10. Precautions                                        |

| Version | Content                                                                                                                                                                     | Date          | Producer |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------|
| AO      | New release                                                                                                                                                                 | 2019/09/19    |          |
| A1      | Update "drawing" and the<br>command table" Border Waveform<br>Control" and "Display Update<br>Control 1"and"refresh time<br>requirement" and " absolute<br>maximum rating " | 2019/11/06    |          |
| A2      | Update reliability test                                                                                                                                                     | 2019/11/14    |          |
| A3      | Modified Barcode                                                                                                                                                            | 2019/12/06    |          |
|         |                                                                                                                                                                             | $\mathcal{O}$ |          |
|         |                                                                                                                                                                             |               |          |
|         |                                                                                                                                                                             |               |          |

# 1. General Description

### 1.1 Overview

GDEH0213Z18 is an Active Matrix Electrophoretic Display (AMEPD), with interface and a reference system design. The2.13" active area contains 122×250 pixels, and has 1-bit B/W/R full display capabilities. An integrated circuit contains gate buffer, source buffer, interface, timing control logic, oscillator, DC-DC, SRAM, LUT, VCOM and border are supplied with each panel.

### 1.2 Features

- 122×250 pixels display
- High contrast
- High reflectance
- Ultra wide viewing angle
- Ultra low power consumption
- Pure reflective mode
- Bi-stable display
- Commercial temperature range
- Landscape, portrait modes
- Hard-coat antiglare display surface
- Ultra Low current deep sleep mode
- On chip display RAM
- Low voltage detect for supply voltage
- High voltage ready detect for driving voltage
- Internal temperature sensor
- 10-byte OTP space for module identification
- Waveform stored in On-chip OTP
- Serial peripheral interface available
- On-chip oscillator
- On-chip booster and regulator control for generating VCOM, Gate and Source driving voltage
- I2C signal master interface to read external temperature sensor/ built-in temperature sensor

# 1.3 Mechanical Specifications

| Parameter           | Specifications           | Unit  | Remark                  |
|---------------------|--------------------------|-------|-------------------------|
| Screen Size         | 2.13                     | Inch  |                         |
| Display Resolution  | 122(H)×250(V)            | Pixel | Dpi: 130                |
| Active Area         | 23.7(H)×48.55(V)         | mm    |                         |
| Pixel Pitch         | 0.194×0.194              | mm    |                         |
| Pixel Configuration | Rectangle                |       |                         |
| Outline Dimension   | 29.2(H)×59.2 (V) ×0.9(D) | mm    | Without masking<br>film |
| Weight              | 3±0.2                    | g     |                         |

# **1.4 Mechanical Drawing of EPD module**



### 1.5 Input/Output Terminals

| Pin # | Single | Description                                                        | Remark     |
|-------|--------|--------------------------------------------------------------------|------------|
| 1     | NC     | No connection and do not connect with other NC pins                | Keep Open  |
| 2     | GDR    | N-Channel MOSFET Gate Drive Control                                |            |
| 3     | RESE   | Current Sense Input for the Control Loop                           |            |
| 4     | NC     | No connection and do not connect with other NC pins                | Keep Open  |
| 5     | VSH2   | Positive Source driving voltage                                    |            |
| 6     | TSCL   | I <sup>2</sup> C Interface to digital temperature sensor Clock pin |            |
| 7     | TSDA   | I <sup>2</sup> C Interface to digital temperature sensor Data pin. |            |
| 8     | BS1    | Bus selection pin                                                  | Note 1.5-5 |
| 9     | BUSY   | Busy state output pin                                              | Note 1.5-4 |
| 10    | RES #  | Reset signal input.                                                | Note 1.5-3 |
| 11    | D/C #  | Data /Command control pin                                          | Note 1.5-2 |
| 12    | CS #   | The chip select input connecting to the MCU.                       | Note 1.5-1 |
| 13    | SCL    | Serial clock pin for interface.                                    |            |
| 14    | SDA    | Serial data pin for interface.                                     |            |
| 15    | VDDIO  | Power input pin for the Interface.                                 |            |
| 16    | VCI    | Power Supply pin for the chip                                      |            |
| 17    | VSS    | Ground (Digital)                                                   |            |
| 18    | VDD    | Core logic power pin                                               |            |
| 19    | VPP    | Power Supply for OTP Programming                                   |            |
| 20    | VSH1   | Positive Source driving voltage                                    |            |
| 21    | VGH    | Power Supply pin for Positive Gate driving voltage and VSH         |            |
| 22    | VSL    | Negative Source driving voltage                                    |            |
| 23    | VGL    | Power Supply pin for Negative Gate driving voltage, VCOM and VSL   |            |
| 24    | VCOM   | VCOM driving voltage                                               |            |

**Note 1.5-1**: This pin (CS#) is the chip select input connecting to the MCU. The chip is enabled for MCU communication: only when CS# is pulled LOW.

**Note 1.5-2**: This pin (D/C#) is Data/Command control pin connecting to the MCU. When the pin is pulled HIGH, the data will be interpreted as data. When the pin is pulled LOW, the data will be interpreted as command.

**Note 1.5-3**: This pin (RES#) is reset signal input. The Reset is active low.

**Note 1.5-4**: This pin (BUSY) is Busy state output pin. When Busy is High ,the operation of chip should not be interrupted and any commands should not be issued to the module. The driver IC will put Busy pin High when the driver IC is working such as:

- Outputting display waveform; or
- Communicating with digital temperature sensor

**Note 1.5-5**: This pin (BS1) is for 3-line SPI or 4-line SPI selection. When it is "Low", 4-line SPI is selected. When it is "High", 3-line SPI (9 bits SPI) is selected.



# **1.6 Reference Circuit**



# **1.7 Matched Development Kit**

Our Development Kit designed for SPI E-paper Display aims to help users to learn how to use E-paper Display more easily. It can refresh black-white Epaper Display and three-color (black, white and red/Yellow) Good Display 's Epaper Display. And it is also added the functions of USB serial port, Raspberry Pi and LED indicator light ect.

DESPI Development Kit consists of the development board and the pinboard.

More details about the Development Kit, please click to the following link:

http://www.e-paper-display.com/products\_detail/productId=402.html

### 2. Environmental

# 2.1 HANDLING, SAFETY AND ENVIROMENTAL REQUIREMENTS

#### WARNING

The display module should be kept flat or fixed to a rigid, curved support with limited bending along the long axis. It should not be used for continual flexing and bending. Handle with care. Should the display break do not touch any material that leaks out. In case of contact with the leaked material then wash with water and soap.

#### CAUTION

The display module should not be exposed to harmful gases, such as acid and alkali gases, which corrode electronic components.

Disassembling the display module can cause permanent damage and invalidate the warranty agreements.

IPA solvent can only be applied on active area and the back of a glass. For the rest part, it is not allowed.

Observe general precautions that are common to handling delicate electronic components. The glass can break and front surfaces can easily be damaged. Moreover the display is sensitive to static electricity and other rough environmental conditions.

#### **Mounting Precautions**

(1) It`s recommended that you consider the mounting structure so that uneven force (ex. Twisted stress) is not applied to the module.

(2) It's recommended that you attach a transparent protective plate to the surface in order to protect the EPD. Transparent protective plate should have sufficient strength in order to resist external force.

(3) You should adopt radiation structure to satisfy the temperature specification.

(4) Acetic acid type and chlorine type materials for the cover case are not desirable because the former generates corrosive gas of attacking the PS at high temperature and the latter causes circuit break by electro-chemical reaction.

(5) Do not touch, push or rub the exposed PS with glass, tweezers or anything harder than HB pencil lead. And please do not rub with dust clothes with chemical treatment. Do not touch the surface of PS for bare hand or greasy cloth. (Some cosmetics deteriorate the PS)

(6) When the surface becomes dusty, please wipe gently with absorbent cotton or other soft materials like chamois soaks with petroleum benzene. Normal-hexane is recommended for cleaning the adhesives used to attach the PS. Do not use acetone, toluene and alcohol because they cause chemical damage to the PS.

(7) Wipe off saliva or water drops as soon as possible. Their long time contact with PS causes deformations and color fading.

|                       | Data sheet status                                     |
|-----------------------|-------------------------------------------------------|
| Product specification | The data sheet contains final product specifications. |

#### Limiting values

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

#### **Application information**

Where application information is given, it is advisory and dose not form part of the specification.

#### Product Environmental certification

ROHS

#### REMARK

All The specifications listed in this document are guaranteed for module only. Post-assembled operation or component(s) may impact module performance or cause unexpected effect or damage and therefore listed specifications is not warranted after any Post-assembled operation.

### 2.2 Reliability test

|    | TEST                                          | CONDITION                                                                                                            | REMARK                   |
|----|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------|
| 1  | High-Temperature<br>Operation                 | T=40°C, RH=35%RH, For 240Hr                                                                                          |                          |
| 2  | Low-Temperature<br>Operation                  | $T = 0^{\circ}C$ for 240 hrs                                                                                         |                          |
| 3  | High-Temperature<br>Storage                   | T=50°C RH=35%RH For 240Hr                                                                                            | Test in white pattern    |
| 4  | Low-Temperature<br>Storage                    | T = -25°C for 240 hrs<br>Test in white pattern                                                                       | Test in white pattern    |
| 5  | High Temperature, High-<br>Humidity Operation | T=40°C, RH=90%RH, For 168Hr                                                                                          |                          |
| 6  | High Temperature, High-<br>Humidity Storage   | T=50°C,RH=90%RH,For 240Hr                                                                                            | Test in white pattern    |
| 7  | Temperature Cycle                             | -25℃(30min)~60℃(30min),50<br>Cycle                                                                                   | Test in white pattern    |
| 8  | Package Vibration                             | 1.04G,Frequency: 20~200Hz<br>Direction: X,Y,Z<br>Duration: 30 minutes in each<br>direction                           | Full packed for shipment |
| 9  | Package Drop Impact                           | Drop from height of 100 cm on<br>Concrete surface<br>Drop sequence: 1 corner, 3edges,<br>6face<br>One drop for each. | Full packed for shipment |
| 10 | UV exposure Resistance                        | 765 W/m² for 168hrs,40°C                                                                                             |                          |
| 11 | Electrostatic discharge                       | Machine model:<br>+/-250V,0Ω,200pF                                                                                   |                          |

Actual EMC level to be measured on customer application.

Note1: Stay white pattern for storage and non-operation test.

Note2: Operation is black/white/red pattern , hold time is 150S.

Note3: The function, appearance, opticals should meet the requirements of the test before and after the test.

Note4: Keep testing after 2 hours placing at 20°C-25°C.

# 3. Electrical Characteristics

### 3.1 ABSOLUTE MAXIMUM RATING

| Symbol           | Parameter                  | Rating       | Unit | Humidity | Unit | Note            |  |
|------------------|----------------------------|--------------|------|----------|------|-----------------|--|
| V <sub>CI</sub>  | Logic supply voltage       | -0.5 to +6.0 | V    | -        | -    |                 |  |
| T <sub>OPR</sub> | Operation temperature      | 0 to 40      | °C   | 45 to70  | %    | Note 3.1-1      |  |
| Tttg             | Transportation temperature | -25 to 60    | °C   | -        | -    | Note 3.1-2      |  |
| Tstg             | Storage condition          | 0 to 40      | °C   | 45 to70  | %    | Maximum storage |  |
|                  |                            |              |      |          |      | time: 5 years   |  |
| -                | After opening the package  | 0 to 40      | °C   | 45 to70  | %    |                 |  |

#### Table 3.1-1: Maximum Ratings

Note 3.1-1 : We guarantee the single pixel display quality for 0-35°C, but we only guarantee the barcode readable for 35-40°C. Normal use is recommended to refresh every 24 hours.

Note 3.1-2: Tttg is the transportation condition, the transport time is within 10 days for  $25^{\circ}$ C ~0^{\circ}C or 40^{\circ}C ~60^{\circ}C.

Note 3.1-3 : When the three-color product is stored. The display screen should be kept white and face up. In addition, please be sure to refresh the e-paper every three months.

# 3.2 DC CHARACTERISTICS

The following specifications apply for: VSS=0V, VCI=3.3V, TOPR=25°C.

| Symbol  | Parameter                | Test        | Applicable pin     | Min.     | Тур. | Max.     | Unit |
|---------|--------------------------|-------------|--------------------|----------|------|----------|------|
| VCI     | VCI operation voltage    |             | VCI                | 2.2      | 3    | 3.7      | V    |
| VIH     | High level input voltage |             | SDA, SCL, CS#,     | 0.8VDDIO |      |          | V    |
| VIL     | Low level input voltage  | *           | D/C#, RES#,<br>BS1 |          |      | 0.2VDDIO | V    |
| VOH     | High level output        | IOH =-100uA |                    | 0.9VDDIO |      |          | V    |
| VOL     | Low level output voltage | IOL = 100uA | BUSY               |          |      | 0.1VDDIO | V    |
| lupdate | Module operating         |             |                    | -        | 3    | -        | mA   |
| Isleep  | Deep sleep mode          | VCI=3.3V    |                    | -        |      | 3        | uA   |

Table 3.2-1: DC Characteristics

The Typical power consumption is measured using associated  $25^{\circ}$  waveform with following pattern transition: from horizontal scan pattern to vertical scan pattern. (Note 3.2-1)

- The listed electrical/optical characteristics are only guaranteed under the controller & waveform provided by Good Display.
- Vcom value will be OTP before in factory or present on the label sticker.

Note 3.2-1

The Typical power consumption



# 3.3 Serial Peripheral Interface Timing

The following specifications apply for: VSS=0V, VCI=2.2V to 3.7V, TOPR=25  $^\circ\!\!C$  , CL=20pF

#### Write mode

| Symbol   | Parameter                                                                    | Min | Тур | Max | Unit |
|----------|------------------------------------------------------------------------------|-----|-----|-----|------|
| fSCL     | SCL frequency (Write Mode)                                                   |     |     | 20  | MHz  |
| tCSSU    | Time CS# has to be low before the first rising edge of SCLK                  | 60  |     |     | ns   |
| tCSHLD   | Time CS# has to remain low after the last falling edge of SCLK               | 65  |     |     | ns   |
| tCSHIGH  | Time CS# has to remain high between two transfers                            | 100 |     |     | ns   |
| tSCLHIGH | Part of the clock period where SCL has to remain high                        | 25  |     |     | ns   |
| tSCLLOW  | Part of the clock period where SCL has to remain low                         | 25  |     |     | ns   |
| tSISU    | Time SI (SDA Write Mode) has to be stable before the next rising edge of SCL | 10  |     |     | ns   |
| tSIHLD   | Time SI (SDA Write Mode) has to remain stable after the rising edge of SCL   | 40  |     |     | ns   |

#### Read mode

| Symbol   | Parameter                                                                | Min | Тур | Max | Unit |
|----------|--------------------------------------------------------------------------|-----|-----|-----|------|
| fSCL     | SCL frequency (Read Mode)                                                |     |     | 2.5 | MHz  |
| tCSSU    | Time CS# has to be low before the first rising edge of SCLK              | 100 |     |     | ns   |
| tCSHLD   | Time CS# has to remain low after the last falling edge of SCLK           | 50  |     |     | ns   |
| tCSHIGH  | Time CS# has to remain high between two transfers                        | 250 |     |     | ns   |
| tSCLHIGH | Part of the clock period where SCL has to remain high                    | 180 |     |     | ns   |
| tSCLLOW  | Part of the clock period where SCL has to remain low                     | 180 |     |     | ns   |
| tSOSU    | Time SO(SDA Read Mode) will be stable before the next rising edge of SCL |     | 50  |     | ns   |
| tSOHLD   | Time SO (SDA Read Mode) will remain stable after the falling edge of SCL |     | 0   |     | ns   |

#### Note: All timings are based on 20% to 80% of VDDIO-VSS



Figure 3.3-1: SPI timing diagram

# 3.4 Power Consumption

| Parameter                                | Symbol | Conditions  | ТҮР | Max | Unit | Remark |
|------------------------------------------|--------|-------------|-----|-----|------|--------|
| Panel power consumption during<br>update | -      | <b>25</b> ℃ | _   | 70  | mAs  | -      |
| Deep sleep mode                          | -      | <b>25</b> ℃ | -   | 3   | uA   | -      |

MAS=update average current ×update time

### 3.5 MCU Interface

### 3.5.1 MCU interface selection

The GDEH0213Z18 can support 3-wire/4-wire serial peripheral interface. In the Module, the MCU interface is pin selectable by BS1 pins shown in.

|     | Table 3.5.1-1: MCU interface selection                 |
|-----|--------------------------------------------------------|
| BS1 | MPU Interface                                          |
| L   | 4-lines serial peripheral interface (SPI)              |
| Н   | 3-lines serial peripheral interface (SPI) - 9 bits SPI |

# 3.5.2 MCU Serial Peripheral Interface (4-wire SPI)

The 4-wire SPI consists of serial clock SCL, serial data SDA, D/C# and CS#. The control pins status in 4-wire SPI in writing command/data is shown in Table 3.5.2-2 and the write procedure 4-wire SPI is shown in Figue 3.5.2-2.

Table 3.5.2-2 : Control pins status of 4-wire SPI

| Function      | SCL pin  | SDA pin     | D/C# pin | CS# pin |
|---------------|----------|-------------|----------|---------|
| Write command | ↑ (      | Command bit | L        | L       |
| Write data    | <b>↑</b> | Data bit    | Н        | L       |

#### Note:

- (1) L is connected to VSS and H is connected to VDDIO
- (2) ↑ stands for rising edge of signal

In the write mode, SDA is shifted into an 8-bit shift register on each rising edge of SCL in the order of D7, D6, ... D0. The level of D/C# should be kept over the whole byte. The data byte in the shift register is written to the Graphic Display Data RAM (RAM)/Data Byte register or command Byte registerr according to D/C# pin.



Figure 3.5.2-1: Write procedure in 4-wire SPI mode

#### In the Read mode:

- 1. After driving CS# to low, MCU need to define the register to be read.
- SDA is shifted into an 8-bit shift register on each rising edge of SCL in the order of D7, D6, ... D0 with D/C# keep low.
- 3. After SCL change to low for the last bit of register, D/C# need to drive to high.
- 4. SDA is shifted out an 8-bit data on each falling edge of SCL in the order of D7, D6, ... D0.
- 5. Depending on register type, more than 1 byte can be read out. After all byte are read, CS# need to drive to high to stop the read operation.



Figure 3.5.2-2: Read procedure in 4-wire SPI mode

# 3.5.3 MCU Serial Peripheral Interface (3-wire SPI)

The 3-wire SPI consists of serial clock SCL, serial data SDA and CS#. The operation is similar to 4-wire SPI while D/C# pin is not used and it must be tied to LOW. The control pins status in 3-wire SPI is shown in Table 3.5.3-3.

| Function      | SCL pin | SDA pin  | D/C# pin | CS# pin |
|---------------|---------|----------|----------|---------|
| Write command | 1       | Command  | Tie LOW  | L       |
| Write data    | 1       | Data bit | Tie LOW  | L       |

#### Note:

- (1) L is connected to VSS and H is connected to VDDIO
- (2) † stands for rising edge of signal

In the write operation, a 9-bit data will be shifted into the shift register on each clock rising edge. The bit shifting sequence is D/C# bit, D7 bit, D6 bit to D0 bit. The first bit is D/C# bit which determines the following byte is command or data. When D/C# bit is 0, the following byte is command. When D/C# bit is 1, the following byte is data. shows the write procedure in 3-wire SPI



### In the Read mode:

- 1. After driving CS# to low, MCU need to define the register to be read.
- 2. D/C#=0 is shifted thru SDA with one rising edge of SCL
- 3. SDA is shifted into an 8-bit shift register on each rising edge of SCL in the order of D7, D6, ... D0.
- 4. D/C#=1 is shifted thru SDA with one rising edge of SCL
- 5. SDA is shifted out an 8-bit data on each falling edge of SCL in the order of D7, D6, ... D0.
- 6. Depending on register type, more than 1 byte can be read out. After all byte are read, CS# need to drive to high to stop the read operation.



Figure 3.5.3-3: Read procedure in 3-wire SPI mode

### 3.6 Temperature sensor operation

Following is the way of how to sense the ambient temperature of the module. First, use an external temperature sensor to get the temperature value and converted it into HEX format with below mapping table, then send command 0x1A with the HEX temperature value to the module thru the SPI interface.

The temperature value to HEX conversion is as follow:

- 1. If the Temperature value MSByte bit D11 = 0, then
- 2. The temperature is positive and value (DegC) = + (Temperature value) / 16
- 3. If the Temperature value MSByte bit D11 = 1, then
- The temperature is negative and value (DegC) = ~ (2's complement of Temperature value) /16

| 12-bit binary (2's complement) | Hexadecimal<br>Value | TR Value [DegC] |
|--------------------------------|----------------------|-----------------|
| 0111 1111 1111                 | 7FF                  | 128             |
| 0111 1111 1111                 | 7FF                  | 127.9           |
| 0110 0100 0000                 | 640                  | 100             |
| 0101 0000 0000                 | 500                  | 80              |
| 0100 1011 0000                 | 4B0                  | 75              |
| 0011 0010 0000                 | 320                  | 50              |
| 0001 1001 0000                 | 190                  | 25              |
| 0000 0000 0100                 | 004                  | 0.25            |
| 0000 0000 0000                 | 000                  | 0               |
| 1111 1111 1100                 | FFC                  | -0.25           |
| 1110 0111 0000                 | E70                  | -25             |
| 1100 1001 0000                 | C90                  | -55             |

#### Table 3.6-1 : Example of 12-bit binary temperature settings for temperature ranges

🗗 GooDisplay

4 Typical Operating Sequence

### 4.1 Normal Operation Flow



# **5. COMMAND TABLE**

| Com  | man | d Tal | ole            |                |                |                |    |                |                |                |                       |                       |             |                 |             |    |
|------|-----|-------|----------------|----------------|----------------|----------------|----|----------------|----------------|----------------|-----------------------|-----------------------|-------------|-----------------|-------------|----|
| R/W# |     |       | D7             | D6             | D5             | D4             | D3 | D2             | D1             | D0             | Command               | Descripti             | ion         |                 |             |    |
| 0    | 0   | 01    | 0              | 0              | 0              | 0              | 0  | 0              | 0              | 1              | Driver Output control | Gate setti            | ing         |                 |             |    |
| 0    | 1   |       | A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | <b>A</b> 4     | Аз | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> |                       |                       |             | ], 296 MU       |             |    |
| 0    | 1   |       | 0              | 0              | 0              | 0              | 0  | 0              | 0              | A <sub>8</sub> |                       | MUX Gat               | e lines set | tting as (A     | [8:0] + 1). |    |
| 0    | 1   |       | 0              | 0              | 0              | 0              | 0  | <b>B</b> 2     | B <sub>1</sub> | Bo             | -                     | $B(2 \cdot 0) = 0$    | 000 [POR].  |                 |             |    |
|      | 1   |       | 0              | 0              | 0              | 0              | 0  | D2             | D1             | <b>D</b> 0     |                       |                       |             | uence and       | direction   |    |
|      |     |       |                |                |                |                |    |                |                |                |                       |                       |             |                 |             |    |
|      |     |       |                |                |                |                |    |                |                |                |                       | B[2]: GD              |             |                 |             |    |
|      |     |       |                |                |                |                |    |                |                |                |                       |                       | ne 1st outp | out Gate        |             |    |
|      |     |       |                |                |                |                |    |                |                |                |                       | GD=0 [P0<br>G0 is the |             | output cha      | nnel nate   |    |
|      |     |       |                |                |                |                |    |                |                |                |                       |                       | -           | G0,G1, G        | -           |    |
|      |     |       |                |                |                |                |    |                |                |                |                       | GD=1,                 |             | ,-,-            | , ,         |    |
|      |     |       |                |                |                |                |    |                |                |                |                       |                       | -           | output cha      | -           |    |
|      |     |       |                |                |                |                |    |                |                |                |                       | output se             | quence is   | G1, G0, G       | 63, G2, …   |    |
|      |     |       |                |                |                |                |    |                |                |                |                       | B[1]: SM              |             |                 |             |    |
|      |     |       |                |                |                |                |    |                |                |                |                       |                       | canning o   | order of ga     | te driver.  |    |
|      |     |       |                |                |                |                |    |                |                |                |                       | SM=0 [PC              |             | i aler er ge    |             |    |
|      |     |       |                |                |                |                |    |                |                |                |                       |                       |             | 95 (left an     | d right gat | te |
|      |     |       |                |                |                |                |    |                |                |                |                       | interlaced            | I)          |                 |             |    |
|      |     |       |                |                |                |                |    |                |                |                |                       | SM=1,                 | 24          | 4, G1, G3,      |             |    |
|      |     |       |                |                |                |                |    |                |                |                |                       | 60, 62, 0             | 54 023-     | +, 01, 03,      | 0295        |    |
|      |     |       |                |                |                |                |    |                |                |                |                       | B[0]: TB              |             |                 |             |    |
|      |     |       |                |                |                |                |    |                |                |                |                       |                       |             | from G0         |             |    |
|      |     |       |                |                |                |                |    |                |                |                |                       | TB = 1, so            | can from G  | 6295 to G       | ).          |    |
|      |     |       |                |                |                |                |    |                |                |                |                       |                       |             |                 |             |    |
| 0    | 0   | 03    | 0              | 0              | 0              | 0              | 0  | 0              | 1              | 1              | Gate Driving voltage  | Set Gate              | driving vo  | ltage           |             |    |
| 0    | 1   |       | 0              | 0              | 0              | A <sub>4</sub> | Aз | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Control               | A[4:0] = 0            | 0h [POR]    | 0) / ( = 0.0) / |             |    |
|      |     |       |                |                |                |                |    |                |                |                |                       |                       | VGH         | 0V to 20V       | VGH         |    |
|      |     |       |                |                |                |                |    |                |                |                |                       | A[4:0]<br>00h         | 20          | A[4:0]<br>0Dh   | 15          |    |
|      |     |       |                |                |                |                |    |                |                |                |                       | 00h                   | 10          | 0Eh             | 15.5        |    |
|      |     |       |                |                |                |                |    |                |                |                |                       | 04h                   | 10.5        | 0Eh             | 16          |    |
|      |     |       |                |                |                |                |    |                |                |                |                       | 05h                   | 11          | 10h             | 16.5        |    |
|      |     |       |                |                |                |                |    |                |                |                |                       | 06h                   | 11.5        | 11h             | 17          |    |
|      |     |       |                |                |                |                |    |                |                |                |                       | 07h                   | 12          | 12h             | 17.5        |    |
|      |     |       |                |                |                |                |    |                |                |                |                       | 08h                   | 12.5        | 13h             | 18          |    |
|      |     |       |                |                |                |                |    |                |                |                |                       | 07h                   | 12          | 14h             | 18.5        |    |
|      |     |       |                |                |                |                |    |                |                |                |                       | 08h                   | 12.5        | 15h             | 19          |    |
|      |     |       |                |                |                |                |    |                |                |                |                       | 09h                   | 13          | 16h             | 19.5        |    |
|      |     |       |                |                |                |                |    |                |                |                |                       | 0Ah                   | 13.5        | 17h             | 20          |    |
|      |     |       |                |                |                |                |    |                |                |                |                       | 0Bh                   | 14          | Other           | NA          |    |
|      |     |       |                |                |                |                |    |                |                |                |                       | 0Ch                   | 14.5        |                 |             |    |
|      |     |       |                |                |                |                |    |                |                |                |                       |                       |             |                 |             |    |
| I    |     |       |                |                |                |                | 1  | 1              | 1              | I              | L                     | 1                     |             |                 |             |    |

| R/W#     | D/C#            | Hex       | D7         | D6               | D5             | D4                    | D3             | D2                    | D1                    | D0                    | Comma              | Ind          |              | Description                                                         |
|----------|-----------------|-----------|------------|------------------|----------------|-----------------------|----------------|-----------------------|-----------------------|-----------------------|--------------------|--------------|--------------|---------------------------------------------------------------------|
| 0        | 0               | 04        | 0          | 0                | 0              | 0                     | 0              | 1                     | 0                     | 0                     | Source I           | Drivina v    | /oltage      | Set Source driving voltage                                          |
| 0        | 1               |           | A7         | A <sub>6</sub>   | A <sub>5</sub> | A4                    | A <sub>3</sub> | A <sub>2</sub>        | A <sub>1</sub>        | A <sub>0</sub>        | Control            |              | - <b>3</b> - | A[7:0] = 41h [POR], VSH1 at 15V                                     |
| 0        | 1               |           | B7         | B <sub>6</sub>   | B₅             | B <sub>4</sub>        | B₃             | B <sub>2</sub>        | B1                    | Bo                    | 1                  |              |              | B[7:0] = A8h [POR], VSH2 at 5V.                                     |
| 0        | 1               |           | D7<br>C7   | D <sub>6</sub>   | D₀<br>C₅       | D4<br>C4              | C <sub>3</sub> | C2                    |                       | <b>D</b> <sub>0</sub> | 1                  |              |              | C[7:0] = 32h [POR], VSL at -15V<br>Remark: VSH1>=VSH2               |
| <u> </u> | •               | _ 1       | 67         | $\mathbf{C}_{6}$ | <b>U</b> 5     | <b>U</b> 4            | <b>U</b> 3     |                       |                       |                       |                    |              |              |                                                                     |
|          | /B[7]<br>+1/\/S |           | oltar      | je set           | tina f         | rom                   | 2 41/          |                       | ′]/B[7<br>山1/\/       |                       | ,<br>voltage       | sotting f    | from Q\/     | C[7] = 0,<br>VSL setting from -5V to -17V                           |
| to 8     |                 | ~ 1 I C V | onag       | ,5 501           | ung i          |                       | <del>,</del> v |                       | п I/v<br>17V          |                       | vollage            | setting I    | 10111 91     |                                                                     |
| A/       | B[7:0]          |           | /VSH2      | -                | [7:0]          | VSH1/                 |                |                       | /B[7:0]               | VS                    |                    | A/B[7:0]     | VSH1/VSH     | 2 C[7:0] VSL                                                        |
|          | 8Eh<br>8Fh      |           | 2.4<br>2.5 |                  | Fh<br>0h       | 5.<br>5.              |                |                       | 23h<br>24h            |                       | 9<br>9.2           | 3Ch<br>3Dh   | 14<br>14.2   | 0Ah -5                                                              |
|          | 90h             | 2         | 2.6        |                  | 1h             | 5.                    | .9             |                       | 2411<br>25h           | +                     | 9.2                | 3Eh          | 14.2         | 0Ch -5.5<br>0Eh -6                                                  |
|          | 91h             |           | 2.7        |                  | 2h<br>2h       | 6                     |                |                       | 26h                   |                       | 9.6                | 3Fh          | 14.6         | 10h -6.5                                                            |
|          | 92h<br>93h      |           | 2.8<br>2.9 |                  | 3h<br>4h       | 6.<br>6.              |                |                       | 27h<br>28h            |                       | 9.8<br>10          | 40h<br>41h   | 14.8<br>15   | 12h -7                                                              |
|          | 94h             |           | 3          |                  | 5h             | 6.                    |                |                       | 29h                   |                       | 10.2               | 42h          | 15.2         | 14h -7.5                                                            |
|          | 95h<br>96h      |           | 3.1<br>3.2 |                  | 6h<br>7h       | 6.<br>6.              |                |                       | 2Ah<br>2Bh            |                       | 10.4<br>10.6       | 43h<br>44h   | 15.4<br>15.6 | 16h -8                                                              |
|          | 97h             |           | 3.3        | B                |                | 6.                    |                |                       | 2Dh                   |                       | 10.8               | 4411<br>45h  | 15.8         | 18h -8.5<br>1Ah -9                                                  |
|          | 98h             |           | 3.4        |                  | 9h             | 6.                    |                |                       | 2Dh                   |                       | 11                 | 46h          | 16           | 1Ch -9.5                                                            |
|          | 99h<br>9Ah      |           | 3.5<br>3.6 |                  | Ah<br>Bh       | 6.<br>6.              |                |                       | 2Eh<br>2Fh            | _                     | 11.2<br>11.4       | 47h<br>48h   | 16.2<br>16.4 | 1Eh -10                                                             |
|          | 9Bh             | 3         | 3.7        | B                | Ch             | 7                     | 7              |                       | 30h                   |                       | 11.4               | 49h          | 16.6         | 20h -10.5                                                           |
|          | 9Ch<br>9Dh      |           | 3.8<br>3.9 |                  | Dh<br>Eh       | 7.<br>7.              |                |                       | 31h                   |                       | 11.8               | 4Ah          | 16.8         | 22h -11<br>24h -11.5                                                |
|          | 9Dh<br>9Eh      |           | 3.9<br>4   |                  | En<br>Fh       | 7.                    |                |                       | 32h<br>33h            |                       | 12<br>12.2         | 4Bh<br>Other | 17<br>NA     | 2411 -11.5<br>26h -12                                               |
|          | 9Fh             |           | 4.1        |                  | 0h             | 7.                    |                |                       | 34h                   |                       | 12.4               |              |              | 28h -12.5                                                           |
|          | A0h<br>A1h      |           | 1.2<br>1.3 |                  | 1h<br>2h       | 7.<br>7.              |                |                       | 35h<br>36h            |                       | 12.6<br>12.8       |              |              | 2Ah -13                                                             |
|          | A2h             |           | 1.4        |                  | 3h             | 7.                    |                |                       | 36n<br>37h            |                       | 12.8               |              |              | 2Ch -13.5                                                           |
|          | A3h             |           | 1.5        |                  | 4h             | 7.                    |                |                       | 38h                   |                       | 13.2               |              |              | 2Eh -14<br>30h -14.5                                                |
|          | A4h<br>A5h      |           | 1.6<br>1.7 |                  | 5h<br>6h       | 7.<br>8               |                |                       | 39h<br>3Ah            |                       | 13.4<br>13.6       |              |              | 32h -15                                                             |
|          | A6h             |           | 1.8        |                  | 7h             | 8.                    |                |                       | 3Bh                   |                       | 13.8               |              |              | 34h -15.5                                                           |
|          | A7h             |           | 1.9<br>E   |                  | 8h<br>Oh       | 8.                    |                |                       |                       |                       |                    |              |              | 36h -16                                                             |
|          | A8h<br>A9h      |           | 5<br>5.1   |                  | 9h<br>Ah       | 8.<br>8.              |                |                       |                       |                       |                    |              |              | 38h -16.5<br>3Ah -17                                                |
|          | AAh             | Ę         | 5.2        |                  | Bh             | 8.                    |                |                       |                       |                       |                    |              |              | Other NA                                                            |
|          | ABh<br>ACh      |           | 5.3<br>5.4 |                  | Ch<br>Dh       | 8.<br>8.              |                |                       |                       |                       |                    |              |              |                                                                     |
|          | ADh             |           | 5.5        |                  | Eh             | o.<br>8.              |                |                       |                       |                       |                    |              |              |                                                                     |
|          | ٩Eh             | Ę         | 5.6        | Ot               | her            | N                     | A              |                       |                       |                       |                    |              |              |                                                                     |
|          |                 |           |            |                  |                |                       |                |                       |                       |                       |                    |              |              |                                                                     |
| 0        | 0               | 08        | 0          | 0                | 0              | 0                     | 1              | 0                     | 0                     | 0                     | Initial Co         |              | ing          | Program Initial Code Setting                                        |
|          |                 |           |            |                  |                |                       | ļ              | 1                     |                       |                       | OTP Pro            | ogram        |              | The command required CLKEN 1                                        |
|          |                 |           |            |                  |                |                       |                | 1                     |                       |                       |                    |              |              | The command required CLKEN=1.<br>Refer to Register 0x22 for detail. |
|          |                 |           |            |                  |                |                       |                |                       |                       |                       |                    |              |              | BUSY pad will output high during                                    |
|          |                 |           |            |                  |                |                       |                |                       |                       |                       |                    |              |              | operation.                                                          |
|          |                 |           | ~          | -                |                |                       |                |                       |                       |                       |                    |              |              |                                                                     |
| 0        | 0               | 09        | 0          | 0                | 0              | 0                     | 1              | 0                     | 0                     | 1                     | Write Re           | -            | or Initial   | Write Register for Initial Code Setting                             |
| 0        | 1               |           | A7         | A <sub>6</sub>   | A <sub>5</sub> | A4                    | A <sub>3</sub> | A <sub>2</sub>        | <b>A</b> 1            | A <sub>0</sub>        | Code Se            | eung         |              | Selection<br>A[7:0] ~ D[7:0]: Reserved                              |
| 0        | 1               |           | B7         | B <sub>6</sub>   | B₅             | <b>B</b> 4            | B₃             | B <sub>2</sub>        | B1                    | Bo                    | 1                  |              |              | Details refer to Application Notes of Initial                       |
| 0        | 1               |           | <b>C</b> 7 | C <sub>6</sub>   | C <sub>5</sub> | <b>C</b> <sub>4</sub> | C <sub>3</sub> | <b>C</b> <sub>2</sub> | <b>C</b> <sub>1</sub> | C <sub>0</sub>        | ]                  |              |              | Code Setting                                                        |
| 0        | 1               |           | D7         | D <sub>6</sub>   | D <sub>5</sub> | <b>D</b> 4            | D <sub>3</sub> | <b>D</b> <sub>2</sub> | <b>D</b> 1            | D <sub>0</sub>        |                    |              |              |                                                                     |
|          |                 |           |            |                  |                | I                     |                |                       |                       |                       |                    |              |              |                                                                     |
| 0        | 0               | 0A        | 0          | 0                | 0              | 0                     | 1              | 0                     | 1                     | 0                     | Read Re<br>Code Se |              | or Initial   | Read Register for Initial Code Setting                              |
|          |                 |           |            |                  |                |                       |                |                       |                       |                       |                    | 9            |              |                                                                     |
| _        |                 |           |            |                  |                |                       | نــــــــ      |                       | ·                     | ·                     |                    |              |              | •                                                                   |



| R/W# | D/C# | Hex | D7 | D6             | D5             | D4                    | D3             | D2                    | D1             | D0             | Command            | Description                                                                                                                                                                                    |
|------|------|-----|----|----------------|----------------|-----------------------|----------------|-----------------------|----------------|----------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 0    | 0C  | 0  | 0              | 0              | 0                     | 1              | 1                     | 0              | 0              | Booster Soft start | Booster Enable with Phase 1, Phase 2 and Phase 3                                                                                                                                               |
| 0    | 1    |     | 1  | A <sub>6</sub> | A <sub>5</sub> | <b>A</b> 4            | A <sub>3</sub> | A <sub>2</sub>        | A <sub>1</sub> | A <sub>0</sub> | Control            | for soft start current and duration setting.                                                                                                                                                   |
| 0    | 1    |     | 1  | B <sub>6</sub> | B <sub>5</sub> | <b>B</b> 4            | B <sub>3</sub> | B <sub>2</sub>        | B1             | Bo             | 1                  | A[7:0] -> Soft start setting for Phase1                                                                                                                                                        |
| 0    | 1    |     | 1  | C <sub>6</sub> | C <sub>5</sub> | <b>C</b> <sub>4</sub> | C <sub>3</sub> | <b>C</b> <sub>2</sub> | C <sub>1</sub> | C <sub>0</sub> |                    | = 8Bh [POR]<br>B[7:0] -> Soft start setting for Phase2                                                                                                                                         |
| 0    | 1    |     | 0  | 0              | D5             | D4                    | D₃             | D <sub>2</sub>        | D1             | Do             | •                  | = 9Ch [POR]<br>C[7:0] -> Soft start setting for Phase3<br>= 96h [POR]<br>D[7:0] -> Duration setting                                                                                            |
|      |      |     |    |                |                |                       |                |                       |                |                |                    | = 0Fh [POR]<br>Bit Description of each byte:                                                                                                                                                   |
|      |      |     |    |                |                |                       |                |                       |                |                |                    | A[6:0] / B[6:0] / C[6:0]:                                                                                                                                                                      |
|      |      |     |    |                |                |                       |                |                       |                |                |                    | Bit[0.4] Selection                                                                                                                                                                             |
|      |      |     |    |                |                |                       |                |                       |                |                |                    | 000 1(Weakest)                                                                                                                                                                                 |
|      |      |     |    |                |                |                       |                |                       |                |                |                    | 001 2                                                                                                                                                                                          |
|      |      |     |    |                |                |                       |                |                       |                |                |                    | 010 3                                                                                                                                                                                          |
|      |      |     |    |                |                |                       |                |                       |                |                |                    | 011 4                                                                                                                                                                                          |
|      |      |     |    |                |                |                       |                |                       |                |                |                    | 100 5                                                                                                                                                                                          |
|      |      |     |    |                |                |                       |                |                       |                |                |                    | 101 6                                                                                                                                                                                          |
|      |      |     |    |                |                |                       |                |                       |                |                |                    | 110 7                                                                                                                                                                                          |
|      |      |     |    |                |                |                       |                |                       |                |                |                    | 111 8(Strongest)                                                                                                                                                                               |
|      |      |     |    |                |                |                       |                |                       |                |                |                    | Bit[3:0] Min Off Time Setting of GDR<br>[ Time unit ]                                                                                                                                          |
|      |      |     |    |                |                |                       |                |                       |                |                |                    | 0000<br>~ NA                                                                                                                                                                                   |
|      |      |     |    |                |                |                       |                |                       |                |                |                    | 0011                                                                                                                                                                                           |
|      |      |     |    |                |                |                       |                |                       |                |                |                    | 0100 2.6                                                                                                                                                                                       |
|      |      |     |    |                |                |                       |                |                       |                |                |                    | 0101 3.2                                                                                                                                                                                       |
|      |      |     |    |                |                |                       |                |                       |                |                |                    | 0110 3.9                                                                                                                                                                                       |
|      |      |     |    |                |                |                       |                |                       |                |                |                    | 0111 4.6                                                                                                                                                                                       |
|      |      |     |    |                |                |                       |                |                       |                |                |                    | 1000 5.4                                                                                                                                                                                       |
|      |      |     |    |                |                |                       |                |                       |                |                |                    | 1001 6.3                                                                                                                                                                                       |
|      |      |     |    |                |                |                       |                |                       |                |                |                    | 1010 7.3                                                                                                                                                                                       |
|      |      |     |    |                |                |                       |                |                       |                |                |                    | 1011 8.4                                                                                                                                                                                       |
|      |      |     |    |                |                |                       |                |                       |                |                |                    | 1100 9.8                                                                                                                                                                                       |
|      |      |     |    |                |                |                       |                |                       |                |                |                    | 1101 11.5                                                                                                                                                                                      |
|      |      |     |    |                |                |                       |                |                       |                |                |                    | 1110 13.8                                                                                                                                                                                      |
|      |      |     |    |                |                |                       |                |                       |                |                |                    | 1111 16.5                                                                                                                                                                                      |
|      |      |     |    |                |                |                       |                |                       |                |                |                    | D[5:0]: duration setting of phaseD[5:4]: duration setting of phase 3D[3:2]: duration setting of phase 2D[1:0]: duration setting of phase 1Bit[1:0]Duration of Phase[Approximation]0010ms0120ms |
|      |      |     |    |                |                |                       |                |                       |                |                |                    | 10 30ms                                                                                                                                                                                        |
|      |      |     |    |                |                |                       |                |                       |                |                |                    | 11 40ms                                                                                                                                                                                        |

| R/W# | D/C#   | Hex | D7 | D6 | D5     | D4     | D3     | D2      | D1      | D0             | Command                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------|--------|-----|----|----|--------|--------|--------|---------|---------|----------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |        |     |    |    |        |        |        | 1       | 1       | 1              |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0    | 0      | 10  | 0  | 0  | 0      | 1<br>0 | 0      | 0       | 0<br>A1 | 0<br>Ao        | Deep Sleep mode         | Deep Sleep mode Control:A[1:0] :Description00Normal Mode [POR]01Enter Deep Sleep Mode 111Enter Deep Sleep Mode 2After this command initiated, the chip will                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |        |     |    |    |        |        |        |         |         |                |                         | enter Deep Sleep Mode, BUSY pad will<br>keep output high.<br>Remark:<br>To Exit Deep Sleep mode, User required<br>to send HWRESET to the driver                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0    | 0      | 11  | 0  | 0  | 0      | 1      | 0      | 0       | 0       | 1              | Data Entry mode setting | Define data entry sequence                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 0    | 0<br>1 | 11  | 0  | 0  | 0<br>0 | 0      | 0<br>0 | 0<br>A2 | 0<br>A1 | A <sub>0</sub> | Data Entry mode setting | Define data entry sequence<br>A[2:0] = 011 [POR]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|      |        |     |    |    |        |        |        |         |         |                |                         | <ul> <li>A [1:0] = ID[1:0]</li> <li>Address automatic increment / decrement setting</li> <li>The setting of incrementing or decrementing of the address counter can be made independently in each upper and lower bit of the address.</li> <li>00 - Y decrement, X decrement,</li> <li>01 - Y decrement, X increment,</li> <li>10 - Y increment, X decrement,</li> <li>11 - Y increment, X increment [POR]</li> <li>A[2] = AM</li> <li>Set the direction in which the address counter is updated automatically after data are written to the RAM.</li> <li>AM= 0, the address counter is updated in the X direction. [POR]</li> <li>AM = 1, the address counter is updated in the Y direction.</li> </ul> |
| 0    | 0      | 12  | 0  | 0  | 0      | 1      | 0      | 0       | 1       | 0              | SW RESET                | It resets the commands and parameters to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|      |        |     |    |    |        |        |        |         |         |                |                         | their S/W Reset default values except<br>R10h-Deep Sleep Mode<br>During operation, BUSY pad will output<br>high.<br>Note: RAM are unaffected by this<br>command.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

| R/W# | D/C# | Hex  | D7              | D6             | D5             | D4             | D3             | D2             | D1                    | D0       | Command               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------|------|------|-----------------|----------------|----------------|----------------|----------------|----------------|-----------------------|----------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 0    | 14   | 0               | 0              | 0              | 1              | 0              | 1              | 0                     | 0        | HV Ready Detection    | HV ready detection<br>A[7:0] = 00h [POR]<br>The command required CLKEN=1 and<br>ANALOGEN=1.<br>Refer to Register 0x22 for detail.<br>After this command initiated, HV Ready<br>detection starts.<br>BUSY pad will output high during<br>detection.<br>The detection result can be read from the<br>Status Bit Read (Command 0x2F).                                                                                                                                      |
| 0    | 1    |      | 0               | A <sub>6</sub> | A5             | A4             | 0              | A <sub>2</sub> | A1                    | Ao       | C                     | A[6:4]=n for cool down duration: $10ms x (n+1)$ $A[2:0]=m$ for number of Cool Down Loopto detect.The max HV ready duration is $10ms x (n+1) x (m)$ HV ready detection will be trigger aftereach cool down time. The detection will becompleted when HV is ready.For 1 shot HV ready detection, A[7:0] canbe set as 00h.                                                                                                                                                 |
| 0    | 0    | 15   | 0               | 0              | 0              | 1              | 0              | 1              | 0                     | 1        | VCI Detection         | VCI Detection                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0    | 0    | 15   | 00              | 000            | 0              | 1<br>0         | 0              | 1<br>A2        | 0<br>A1               | 1<br>Ao  | VCI Detection         | VCI Detection<br>A[2:0] = 100 [POR] , Detect level at 2.3V<br>A[2:0] : VCI level Detect<br>A[2:0] VCI level<br>011 2.2V<br>100 2.3V<br>101 2.4V<br>110 2.5V<br>111 2.6V<br>Other NA<br>The command required CLKEN=1 and<br>ANALOGEN=1<br>Refer to Register 0x22 for detail.<br>After this command initiated, VCI<br>detection starts.<br>BUSY pad will output high during<br>detection.<br>The detection result can be read from the<br>Status Bit Read (Command 0x2F). |
| 0    | 0    | 18   | 0               | 0              | 0              | 1              | 1              | 0              | 0                     | 0        | Temperature Sensor    | Temperature Sensor Selection                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0    | 1    |      | A7              | A <sub>6</sub> | A <sub>5</sub> | A4             | A <sub>3</sub> | A <sub>2</sub> | <b>A</b> <sub>1</sub> | Ao       | Control               | A[7:0] = 48h [POR], external temperatrure<br>sensor<br>A[7:0] = 80h Internal temperature sensor                                                                                                                                                                                                                                                                                                                                                                         |
| 0    | 0    | 1A   | 0               | 0              | 0              | 1              | 1              | 0              | 1                     | 0        | Temperature Sensor    | Write to temperature register.                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0    | 1    | ., , | A <sub>11</sub> | A10            | A <sub>9</sub> | A <sub>8</sub> | н<br>А7        | A <sub>6</sub> | A <sub>5</sub>        | -        | Control (Write to     | A[11:0] = 7FFh [POR]                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0    | 1    |      | Аз              | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | 0              | 0              | 0                     |          | temperature register) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|      |      |      |                 |                |                |                | L -            | -              | 1                     | <u> </u> |                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

| R/W# | D/C#   | Hex      | D7             | D6             | D5             | D4                    | D3             | D2                    | D1                    | D0                    | Command                                        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------|--------|----------|----------------|----------------|----------------|-----------------------|----------------|-----------------------|-----------------------|-----------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 0      | 1B       | 0              | 00             | 05             | 04                    | 03             | DZ                    | וט                    |                       | Temperature Sensor                             | Read from temperature register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1    | 1      |          | A11            | A10            | A <sub>9</sub> | A <sub>8</sub>        | A7             | A <sub>6</sub>        | A <sub>5</sub>        | A4                    | Control (Read from                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1    | 1      |          | A <sub>3</sub> | A <sub>2</sub> | <b>A</b> 1     | A <sub>0</sub>        | 0              | 0                     | 0                     | 0                     | temperature register)                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|      |        |          | •              |                |                |                       |                |                       | _                     |                       |                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0    | 0      | 1C       | 0              | 0              | 0              | 1                     | 1              | 1                     | 0                     | 0                     | Temperature Sensor                             | Write Command to External temperature                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0    | 1      |          | A7             | A <sub>6</sub> | A <sub>5</sub> | A4                    | A <sub>3</sub> | A <sub>2</sub>        | A1                    |                       | Control (Write Command to External temperature | sensor.<br>A[7:0] = 00h [POR],                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0    | 1      |          | B7             | B <sub>6</sub> | B <sub>5</sub> | <b>B</b> 4            | B₃             | <b>B</b> <sub>2</sub> | B1                    | B <sub>0</sub>        | sensor)                                        | B[7:0] = 00h [POR],                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 0    | 1      |          | <b>C</b> 7     | $C_6$          | <b>C</b> 5     | <b>C</b> <sub>4</sub> | C <sub>3</sub> | <b>C</b> <sub>2</sub> | <b>C</b> <sub>1</sub> | <b>C</b> <sub>0</sub> |                                                | C[7:0] = 00h [POR],                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|      |        |          |                |                |                |                       |                |                       |                       |                       |                                                | A[7:6]<br>A[7:6] Select no of byte to be sent<br>00 Address + pointer<br>Address + pointer + 1st parameter<br>10 Address + pointer + 1st parameter<br>11 Address<br>A[5:0]<br>- Pointer Setting<br>B[7:0] - 1 <sup>SI</sup> parameter<br>C[7:0] - 2 <sup>TIU</sup> parameter<br>The command required CLKEN=1.<br>Refer to Register 0x22 for detail.<br>After this command initiated, Write<br>Command to external temperature sensor<br>starts. BUSY pad will output high during<br>operation.                          |
| 0    | 0      | 20       | 0              | 0              | 1              | 0                     | 0              | 0                     | 0                     | 0                     | Master Activation                              | Activate Display Update Sequence                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 0    | 0      | 20       | 0              | 0              | -              | U                     | 0              | 0                     | U                     | 0                     |                                                | The Display Update Sequence Option is<br>located at R22h.<br>BUSY pad will output high during<br>operation. User should not interrupt this<br>operation to avoid corruption of panel<br>images.                                                                                                                                                                                                                                                                                                                         |
|      |        | <u>.</u> | -              |                |                |                       |                |                       | _                     |                       |                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0    | 0<br>1 | 21       | 0<br>A7        | 0<br>A6        | 1<br>A5        | 0<br>A4               | 0<br>A3        | 0<br>A2               | 0<br>A1               | 1<br>A0               |                                                | RAM content option for Display Update<br>A[7:0] = 00h [POR]                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0    | · ·    |          | A/             | <b>A</b> 6     | <b>A</b> 5     | <b>A</b> 4            | A3             | A2                    | <b>A</b> 1            | A0                    |                                                | B[7:0] = 00h [POR]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0    | 1      |          | B7             | 0              | 0              | 0                     | 0              | 0                     | 0                     | 0                     |                                                | A[7:4] Red RAM option         0000       Normal         0100       Bypass RAM content as 0         1000       Inverse RAM content         A[3:0] BW RAM option       0000         0000       Normal         0100       Bypass RAM content as 0         1000       Inverse RAM content as 0         1000       Inverse RAM content as 0         1000       Inverse RAM content         B[7] Source Output Mode       0         0       Available Source from S0 to S175         1       Available Source from S8 to S167 |

| R/W# | D/C# | Hex | D7 | D6             | D5             | D4 | D3             | D2             | D1             | D0             | Command                               | Description                                                                                                                                      |   |
|------|------|-----|----|----------------|----------------|----|----------------|----------------|----------------|----------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---|
| 0    | 0    | 22  | 0  | 0              | 1              | 0  | 0              | 0              | 1              | 0              | Display Update                        | Display Update Sequence Option:                                                                                                                  |   |
| 0    | 1    |     | A7 | A <sub>6</sub> | A <sub>5</sub> | A4 | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Control 2                             | Enable the stage for Master Activation<br>A[7:0]= FFh (POR)                                                                                      |   |
|      |      |     |    |                |                |    |                |                |                |                |                                       | Operating sequence Paramo                                                                                                                        |   |
|      |      |     |    |                |                |    |                |                |                |                |                                       | Enable clock signal 80                                                                                                                           |   |
|      |      |     |    |                |                |    |                |                |                |                |                                       | Disable clock signal 01                                                                                                                          |   |
|      |      |     |    |                |                |    |                |                |                |                |                                       | Enable clock signal C0                                                                                                                           | ) |
|      |      |     |    |                |                |    |                |                |                |                |                                       | Disable Analog 03                                                                                                                                | ; |
|      |      |     |    |                |                |    |                |                |                |                |                                       | Enable clock signal<br>Load LUT with DISPLAY Mode 1 91<br>Disable clock signal                                                                   |   |
|      |      |     |    |                |                |    |                |                |                |                | C                                     | Enable clock signal<br>Load LUT with DISPLAY Mode 2 99<br>Disable clock signal                                                                   | 1 |
|      |      |     |    |                |                |    |                |                |                |                |                                       | Enable clock signal<br>Load temperature value<br>Load LUT with DISPLAY Mode 1<br>Disable clock signal                                            |   |
|      |      |     |    |                |                |    |                |                |                |                | $\mathbf{O}$                          | Enable clock signal<br>Load temperature value<br>Load LUT with DISPLAY Mode 2<br>Disable clock signal                                            | J |
|      |      |     |    |                |                |    |                |                |                |                |                                       | Enable clock signal<br>Enable Analog<br>Display with DISPLAY Mode 1 C7<br>Disable Analog<br>Disable OSC                                          | , |
|      |      |     |    |                |                |    |                |                |                |                |                                       | Enable clock signal<br>Enable Analog<br>Display with DISPLAY Mode 2 CF<br>Disable Analog<br>Disable OSC                                          | : |
|      |      |     |    |                |                |    |                |                |                |                |                                       | Enable clock signal<br>Enable Analog<br>Load temperature value<br>DISPLAY with DISPLAY Mode 1<br>Disable Analog<br>Disable OSC                   | , |
|      |      |     |    |                |                |    |                |                |                |                |                                       | Enable clock signal<br>Enable Analog<br>Load temperature value<br>DISPLAY with DISPLAY Mode 2<br>Disable Analog<br>Disable OSC                   |   |
| 0    | 0    | 24  | 0  | 0              | 1              | 0  | 0              | 1              | 0              | 0              | Write RAM (Black White)<br>/ RAM 0x24 | After this command, data entries will be<br>written into the BW RAM until another<br>command is written. Address pointers<br>advance accordingly |   |
|      |      |     |    |                |                |    |                |                |                |                |                                       | For Write pixel:<br>Content of Write RAM(BW) = 1<br>For Black pixel:<br>Content of Write RAM(BW) = 0                                             |   |

| R/W# | D/C# | Hex | D7 | D6 | D5     | D4 | D3      | D2      | D1      | D0             | Command                       | Description                                                                                                                                                                                                                                                                                           |
|------|------|-----|----|----|--------|----|---------|---------|---------|----------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 0    | 26  | 0  | 0  | 1      | 0  | 0       | 1       | 1       | 0              | Write RAM (RED)<br>/ RAM 0x26 | After this command, data entries will be<br>written into the RED RAM until another<br>command is written. Address pointers will<br>advance accordingly.<br>For Red pixel:<br>Content of Write RAM(RED) = 1<br>For non-Red pixel [Black or White]:                                                     |
|      |      |     |    |    |        |    |         |         |         |                |                               | Content of Write RAM(RED) = 0                                                                                                                                                                                                                                                                         |
| 0    | 0    | 27  | 0  | 0  | 1      | 0  | 0       | 1       | 1       | 1              | Read RAM                      | After this command, data read on the<br>MCU bus will fetch data from RAM.<br>According to parameter of Register 41h to<br>select reading RAM0x24/ RAM0x26, until<br>another command is written. Address<br>pointers will advance accordingly.<br>The 1 <sup>st</sup> byte of data read is dummy data. |
|      |      |     |    |    |        |    |         |         |         |                |                               |                                                                                                                                                                                                                                                                                                       |
| 0    | 0    | 28  | 0  | 0  | 1      | 0  | 1       | 0       | 0       | 0              | VCOM Sense                    | Enter VCOM sensing conditions and hold<br>for duration defined in 29h before reading<br>VCOM value.<br>The sensed VCOM voltage is stored in<br>register<br>The command required CLKEN=1 and<br>ANALOGEN=1<br>Refer to Register 0x22 for detail.                                                       |
|      |      |     |    |    |        |    |         |         |         |                |                               | BUSY pad will output high during operation.                                                                                                                                                                                                                                                           |
| 0    | 0    | 20  | 0  | 0  | 4      | 0  | 4       | 0       | 0       | 1              | VCOM Carea Duration           | Stabling time between entering VCOM                                                                                                                                                                                                                                                                   |
| 0    | 0    | 29  | 0  | 0  | 1<br>0 | 0  | 1<br>Аз | 0<br>A2 | 0<br>A1 | A <sub>0</sub> | VCOM Sense Duration           | Stabling time between entering VCOM sensing mode and reading acquired.<br>A[3:0] = 9h, duration = 10s.                                                                                                                                                                                                |
|      |      |     |    |    |        |    |         |         |         |                |                               | VCOM sense duration = (A[3:0]+1) sec                                                                                                                                                                                                                                                                  |
| 0    | 0    | 2A  | 0  | 0  | 1      | 0  | 1       | 0       | 1       | 0              | Program VCOM OTP              | Program VCOM register into OTP                                                                                                                                                                                                                                                                        |
|      |      |     |    |    |        |    |         |         |         |                |                               | The command required CLKEN=1.<br>Refer to Register 0x22 for detail.                                                                                                                                                                                                                                   |
|      |      |     |    |    |        |    |         |         |         |                |                               | BUSY pad will output high during operation.                                                                                                                                                                                                                                                           |
| 0    | 0    | 2B  | 0  | 0  | 1      | 0  | 1       | 0       | 1       | 1              | Write Register for VCOM       | This command is used to reduce glitch                                                                                                                                                                                                                                                                 |
| 0    | 1    | 20  | 0  | 0  | 0      | 0  | 0       | 1       | 0       | 0              | Control                       | when ACVCOM toggle. Two data bytes                                                                                                                                                                                                                                                                    |
| 0    | 1    |     | 0  | 1  | 1      | 0  | 0       | 0       | 1       | 1              |                               | D04h and D63h should be set for this command.                                                                                                                                                                                                                                                         |

| R/W# | D/C# | Hex | D7                    | D6             | D5             | D4                    | D3             | D2                    | D1                    | D0                    | Command               | Description                           |             |           |              |
|------|------|-----|-----------------------|----------------|----------------|-----------------------|----------------|-----------------------|-----------------------|-----------------------|-----------------------|---------------------------------------|-------------|-----------|--------------|
| 0    | 0    | 2C  | 0                     | 0              | 1              | 0                     | 1              | 1                     | 0                     | 0                     | Write VCOM register   | Write VCOM register from MCU interfac |             |           | CU interface |
| 0    | 1    | ľ   | A7                    | A <sub>6</sub> | A <sub>5</sub> | <b>A</b> <sub>4</sub> | A <sub>3</sub> | A <sub>2</sub>        | A <sub>1</sub>        | A <sub>0</sub>        |                       |                                       | 00h [PŎR]   |           |              |
|      |      |     |                       |                |                |                       |                |                       |                       |                       |                       | A[7:0]                                | VCOM        | A[7:0]    | VCOM         |
|      |      |     |                       |                |                |                       |                |                       |                       |                       |                       | 08h                                   | -0.2        | 44h       | -1.7         |
|      |      |     |                       |                |                |                       |                |                       |                       |                       |                       | 0Ch                                   | -0.3        | 48h       | -1.8         |
|      |      |     |                       |                |                |                       |                |                       |                       |                       |                       | 10h                                   | -0.4        | 4Ch       | -1.9         |
|      |      |     |                       |                |                |                       |                |                       |                       |                       |                       | 14h                                   | -0.5        | 50h       | -2           |
|      |      |     |                       |                |                |                       |                |                       |                       |                       |                       | 18h                                   | -0.6        | 54h       | -2.1         |
|      |      |     |                       |                |                |                       |                |                       |                       |                       |                       | 1Ch                                   | -0.7        | 58h       | -2.2         |
|      |      |     |                       |                |                |                       |                |                       |                       |                       |                       | 20h                                   | -0.8        | 5Ch       | -2.3         |
|      |      |     |                       |                |                |                       |                |                       |                       |                       |                       | 24h                                   | -0.9        | 60h       | -2.4         |
|      |      |     |                       |                |                |                       |                |                       |                       |                       |                       | 28h                                   | -1          | 64h       | -2.5         |
|      |      |     |                       |                |                |                       |                |                       |                       |                       |                       | 2Ch                                   | -1.1        | 68h       | -2.6         |
|      |      |     |                       |                |                |                       |                |                       |                       |                       |                       | 30h                                   | -1.2        | 6Ch       | -2.7         |
|      |      |     |                       |                |                |                       |                |                       |                       |                       |                       | 34h                                   | -1.3        | 70h       | -2.8         |
|      |      |     |                       |                |                |                       |                |                       |                       |                       |                       | 38h                                   | -1.4        | 74h       | -2.9         |
|      |      |     |                       |                |                |                       |                |                       |                       |                       |                       | 3Ch                                   | -1.5        | 78h       | -3           |
|      |      |     |                       |                |                |                       |                |                       |                       |                       |                       | 40h                                   | -1.6        | Other     | NA           |
|      |      |     |                       |                |                |                       |                |                       |                       |                       |                       |                                       |             |           |              |
| 0    | 0    | 2D  | 0                     | 0              | 1              | 0                     | 1              | 1                     | 0                     | 1                     | OTP Register Read for | Read R                                | egister for | Display C | Option:      |
| 1    | 1    |     | A <sub>7</sub>        | A <sub>6</sub> | A <sub>5</sub> | A4                    | A <sub>3</sub> | A <sub>2</sub>        | A1                    | A <sub>0</sub>        | Display Option        |                                       |             |           |              |
| 1    | 1    |     | B7                    | B <sub>6</sub> | B₅             | <b>B</b> 4            | B <sub>3</sub> | B <sub>2</sub>        | B1                    | Bo                    |                       |                                       | VCOM OT     |           | on           |
| 1    | 1    |     | <b>C</b> <sub>7</sub> | C <sub>6</sub> | <b>C</b> 5     | <b>C</b> <sub>4</sub> | C <sub>3</sub> | <b>C</b> <sub>2</sub> | <b>C</b> <sub>1</sub> | <b>C</b> <sub>0</sub> |                       | (Comm                                 | and 0x37,   | Byte A)   |              |
| 1    | 1    |     | D7                    | D <sub>6</sub> | D5             | D4                    | D3             | D2<br>D2              | D1                    | D <sub>0</sub>        |                       | BIZ-01-                               | VCOM Reg    | nistor    |              |
|      |      |     |                       |                |                |                       |                |                       |                       |                       |                       |                                       | and 0x2C)   |           |              |
| 1    | 1    |     | E7                    | E <sub>6</sub> | E5             | E4                    | E₃             | E <sub>2</sub>        | E1                    | E₀                    |                       | •                                     | ,           |           |              |
| 1    | 1    |     | F7                    | F <sub>6</sub> | F5             | F <sub>4</sub>        | Fз             | F <sub>2</sub>        | F₁                    | F٥                    |                       |                                       | G[7:0]: Dis |           |              |
| 1    | 1    |     | G7                    | G <sub>6</sub> | G₅             | G4                    | G₃             | G2                    | G1                    | G٥                    |                       |                                       | and 0x37,   | Byte B to | Byte F)      |
| 1    | 1    |     | H <sub>7</sub>        | H <sub>6</sub> | H₅             | H <sub>4</sub>        | Hз             | H <sub>2</sub>        | H1                    | H₀                    |                       | [5 bytes                              | SJ          |           |              |
| 1    | 1    |     | <b>I</b> 7            | <b>l</b> 6     | <b>I</b> 5     | 4                     | l <sub>3</sub> | <b>l</b> 2            | <b>I</b> 1            | lo                    |                       | H[7:0]~                               | K[7:0]: Wa  | veform Ve | ersion       |
| 1    | 1    |     | J7                    | $J_6$          | J₅             | J4                    | J <sub>3</sub> | $J_2$                 | J₁                    | J <sub>0</sub>        |                       |                                       | and 0x37,   |           |              |
| 1    | 1    |     |                       | K <sub>6</sub> |                | K <sub>4</sub>        |                |                       | K1                    |                       |                       | 4 bytes                               | -           | -         | - •          |
|      |      |     |                       |                |                |                       |                |                       |                       |                       | 1                     |                                       |             |           |              |
| 0    | 0    | 2E  | 0                     | 0              | 1              | 0                     | 1              | 1                     | 1                     | 0                     | User ID Read          | Read 10                               | ) Byte User | ID store  | d in OTP:    |
| 1    | 1    |     | A <sub>7</sub>        | A <sub>6</sub> | A <sub>5</sub> | A4                    | Aз             | A <sub>2</sub>        | A <sub>1</sub>        | A <sub>0</sub>        | 1                     |                                       |             | rID (R38, | Byte A and   |
| 1    | 1    |     | B7                    | B <sub>6</sub> | B <sub>5</sub> | <b>B</b> 4            | B₃             | B <sub>2</sub>        | B1                    | Bo                    |                       | Byte J)                               | [10 bytes]  |           |              |
| 1    | 1    |     | C <sub>7</sub>        |                | <b>C</b> 5     | C4                    | C <sub>3</sub> | C <sub>2</sub>        |                       |                       |                       |                                       |             |           |              |
| 1    | 1    |     | D7                    | D <sub>6</sub> | D <sub>5</sub> | D4                    | D3             | D2                    | D1                    | D <sub>0</sub>        |                       | 1                                     |             |           |              |
|      |      |     |                       |                |                |                       |                |                       |                       |                       |                       |                                       |             |           |              |
| 1    | 1    |     | E7                    | E <sub>6</sub> | E <sub>5</sub> | E4                    | E₃             | E <sub>2</sub>        | E1                    | E <sub>0</sub>        |                       |                                       |             |           |              |
| 1    | 1    |     | F <sub>7</sub>        | F <sub>6</sub> | F₅             | F <sub>4</sub>        | F₃             | F <sub>2</sub>        | F1                    | F₀                    |                       |                                       |             |           |              |
| 1    | 1    |     | G7                    | G <sub>6</sub> | G <sub>5</sub> | G4                    | G₃             | G <sub>2</sub>        | G1                    | G <sub>0</sub>        |                       |                                       |             |           |              |
| 1    | 1    |     | H <sub>7</sub>        | H <sub>6</sub> | H₅             | H <sub>4</sub>        | H₃             | H <sub>2</sub>        | H₁                    | H₀                    |                       |                                       |             |           |              |
| 1    | 1    |     | <b>I</b> 7            | <b>l</b> 6     | <b>I</b> 5     | 4                     | l <sub>3</sub> | <b>1</b> 2            | <b>I</b> 1            | lo                    |                       |                                       |             |           |              |
| 1    | 1    |     | J7                    | $J_6$          | J₅             | $J_4$                 | J <sub>3</sub> | $J_2$                 | J₁                    | Jo                    |                       |                                       |             |           |              |
|      |      |     |                       |                |                |                       |                |                       |                       |                       |                       |                                       |             |           |              |

| R/W# | D/C#   | Hex | D7                    | D6                               | D5             | D4                    | D3                               | D2                               | D1                    | D0                               | Command                    | Description                                                                     |
|------|--------|-----|-----------------------|----------------------------------|----------------|-----------------------|----------------------------------|----------------------------------|-----------------------|----------------------------------|----------------------------|---------------------------------------------------------------------------------|
| 0    | 0      | 2F  | 0                     | 0                                | 1              | 0                     | 1                                | 1                                | 1                     | 1                                | Status Bit Read            | Read IC status Bit [POR 0x01]                                                   |
| 1    | 1      |     | 0                     | 0                                | A <sub>5</sub> | A4                    | 0                                | 0                                | A1                    | A <sub>0</sub>                   |                            | A[5]: HV Ready Detection flag [POR=0]<br>0: Ready                               |
|      |        |     |                       |                                  |                |                       |                                  |                                  |                       |                                  |                            | 1: Not Ready<br>A[4]: VCI Detection flag [POR=0]                                |
|      |        |     |                       |                                  |                |                       |                                  |                                  |                       |                                  |                            | 0: Normal                                                                       |
|      |        |     |                       |                                  |                |                       |                                  |                                  |                       |                                  |                            | 1: VCI lower than the Detect level                                              |
|      |        |     |                       |                                  |                |                       |                                  |                                  |                       |                                  |                            | A[3]: [POR=0]<br>A[2]: Busy flag [POR=0]                                        |
|      |        |     |                       |                                  |                |                       |                                  |                                  |                       |                                  |                            | 0: Normal                                                                       |
|      |        |     |                       |                                  |                |                       |                                  |                                  |                       |                                  |                            | 1: BUSY                                                                         |
|      |        |     |                       |                                  |                |                       |                                  |                                  |                       |                                  |                            | A[1:0]: Chip ID [POR=01]                                                        |
|      |        |     |                       |                                  |                |                       |                                  |                                  |                       |                                  |                            | Remark:                                                                         |
|      |        |     |                       |                                  |                |                       |                                  |                                  |                       |                                  |                            | A[5] and A[4] status are not valid after<br>RESET, they need to be initiated by |
|      |        |     |                       |                                  |                |                       |                                  |                                  |                       |                                  |                            | command 0x14 and command 0x15                                                   |
|      |        |     |                       |                                  |                |                       |                                  |                                  |                       |                                  |                            | respectively.                                                                   |
| 0    | 0      | 37  | 0                     | 0                                | 1              | 1                     | 0                                | 1                                | 1                     | 1                                | Write Register for Display | Write Register for Display Option                                               |
| 0    | 1      |     | A7                    | 0                                | 0              | 0                     | 0                                | 0                                | 0                     | 0                                | Option                     | A[7] Spare VCOM OTP selection                                                   |
| 0    | 1      |     | B7                    | B <sub>6</sub>                   | B₅             | <b>B</b> <sub>4</sub> | B₃                               | B <sub>2</sub>                   | B1                    | Bo                               |                            | 0: Default [POR]<br>1: Spare                                                    |
| 0    | 1      |     | <b>C</b> <sub>7</sub> | <b>C</b> <sub>6</sub>            | <b>C</b> 5     | <b>C</b> <sub>4</sub> | <b>C</b> <sub>3</sub>            | <b>C</b> <sub>2</sub>            | <b>C</b> <sub>1</sub> | <b>C</b> <sub>0</sub>            |                            |                                                                                 |
| 0    | 1      |     | D7                    | D <sub>6</sub>                   | D5             | D4                    | D <sub>3</sub>                   | D2                               | D1                    | D <sub>0</sub>                   |                            | B[7:0] Display Mode for WS[7:0]<br>C[7:0] Display Mode for WS[15:8]             |
| 0    | 1      |     | E7                    | E <sub>6</sub>                   | E <sub>5</sub> | E <sub>4</sub>        | E₃                               | E <sub>2</sub>                   | E1                    | E٥                               |                            | D[7:0] Display Mode for WS[23:16]                                               |
| 0    | 1      |     | 0                     | F <sub>6</sub>                   | 0              | 0                     | F₃                               | F <sub>2</sub>                   | F1                    | F₀                               |                            | E[7:0] Display Mode for WS[31:24]                                               |
| 0    | 1<br>1 |     | G7<br>H7              | G <sub>6</sub><br>H <sub>6</sub> | G₅<br>H₅       | G4<br>H4              | G₃<br>H₃                         | G2<br>H2                         | G1<br>H1              | G₀<br>H₀                         |                            | F[3:0 Display Mode for WS[35:32]<br>0: Display Mode 1                           |
| 0    | 1      |     | п7<br> 7              | П6<br>I6                         | П5<br> 5       |                       | ⊓3<br> 3                         |                                  |                       |                                  |                            | 1: Display Mode 2                                                               |
| 0    | 1      |     | J <sub>7</sub>        | <b>J</b> 6                       | J <sub>5</sub> | J4                    | .₀<br>J₃                         | J <sub>2</sub>                   | J <sub>1</sub>        | <b>J</b> 0                       |                            | F[6]: PingPong for Display Mode 2                                               |
| Ū    |        |     | 07                    | 00                               | 0.5            | 04                    | 0.5                              | 02                               | 01                    | 00                               |                            | 0: RAM Ping-Pong disable [POR]                                                  |
|      |        |     |                       |                                  |                |                       |                                  |                                  |                       |                                  |                            | 1: RAM Ping-Pong enable                                                         |
|      |        |     |                       |                                  |                |                       |                                  |                                  |                       |                                  |                            | G[7:0]~J[7:0] module ID /waveform                                               |
|      |        |     |                       |                                  |                |                       |                                  |                                  |                       |                                  |                            | version.                                                                        |
|      |        |     |                       |                                  |                |                       |                                  |                                  |                       |                                  |                            | Remarks:                                                                        |
|      |        |     |                       |                                  |                |                       |                                  |                                  |                       |                                  |                            | 1) A[7:0]~J[7:0] can be stored in OTP                                           |
|      |        |     |                       |                                  |                |                       |                                  |                                  |                       |                                  |                            | 2) RAM Ping-Pong function is not support for Display Mode 1                     |
|      |        |     |                       |                                  | ]              |                       |                                  |                                  |                       | 1                                |                            |                                                                                 |
| 0    | 0      | 38  | 0                     | 0                                | 1              | 1                     | 1                                | 0                                | 0                     | 0                                | Write Register for User ID |                                                                                 |
| 0    | 1      |     | A7                    | A <sub>6</sub>                   | <b>A</b> 5     | A4                    | A <sub>3</sub>                   | A <sub>2</sub>                   | <b>A</b> 1            | A <sub>0</sub>                   |                            | A[7:0]]~J[7:0]: UserID [10 bytes]                                               |
| 0    | 1      |     | B7                    | B <sub>6</sub>                   | B <sub>5</sub> | B4                    | B₃                               | B <sub>2</sub>                   | B1                    | B <sub>0</sub>                   |                            | Remarks: A[7:0]~J[7:0] can be stored in                                         |
| 0    | 1      |     |                       |                                  | C <sub>5</sub> | C4<br>D4              | C₃<br>D₃                         | C <sub>2</sub><br>D <sub>2</sub> |                       | C <sub>0</sub><br>D <sub>0</sub> |                            | OTP                                                                             |
| 0    | 1      |     | D7<br>E7              | D <sub>6</sub><br>E <sub>6</sub> | D₅<br>E₅       | D4<br>E4              | D <sub>3</sub><br>E <sub>3</sub> | D <sub>2</sub><br>E <sub>2</sub> | D1<br>E1              | D <sub>0</sub><br>E <sub>0</sub> |                            |                                                                                 |
| 0    | 1      |     | E7<br>F7              | F <sub>6</sub>                   | E₅<br>F₅       | F <sub>4</sub>        | E3<br>F3                         | F <sub>2</sub>                   | E1<br>F1              | E₀<br>F₀                         |                            |                                                                                 |
| 0    | 1      |     | G7                    | G <sub>6</sub>                   | G <sub>5</sub> | G <sub>4</sub>        | G₃                               | G2                               | G <sub>1</sub>        | Go                               |                            |                                                                                 |
|      |        |     |                       |                                  | ~              | - •                   |                                  |                                  |                       | v                                |                            |                                                                                 |

| <b>R/W#</b> | D/C# | Hex  | D7             | D6             | D5             | D4             | D3             | D2             | D1             | D0             | Command                 | Description                             |                               |  |  |
|-------------|------|------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|-------------------------|-----------------------------------------|-------------------------------|--|--|
| 0           | 1    |      | H <sub>7</sub> | H <sub>6</sub> | H₅             | H <sub>4</sub> | H₃             | H <sub>2</sub> | H1             | H₀             |                         |                                         |                               |  |  |
| 0           | 1    |      | I7             | 16             | 15             | 4              | I3             | I <sub>2</sub> | I1             | lo             |                         |                                         |                               |  |  |
| 0           | 1    |      | J7             | J <sub>6</sub> | J5             | <b>J</b> 4     | J <sub>3</sub> | J <sub>2</sub> | J <sub>1</sub> | <b>J</b> 0     |                         |                                         |                               |  |  |
|             | · ·  |      | 07             | 00             | 00             | 04             | 00             | 02             | 01             | 00             |                         |                                         |                               |  |  |
| 0           | 0    | 3C   | 0              | 0              | 1              | 1              | 1              | 1              | 0              | 0              | Border Waveform Control | Select borde                            | er waveform for VBD           |  |  |
|             | -    | 50   | A7             | A <sub>6</sub> | A <sub>5</sub> | ч<br>А4        |                | A <sub>2</sub> | 0<br>A1        | A <sub>0</sub> |                         |                                         | [POR], set VBD as HIZ.        |  |  |
| 0           | 1    |      | A7             | A6             | <b>A</b> 5     | A4             | 0              | A2             | A1             | A <sub>0</sub> |                         |                                         | ect VBD option                |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         | A[7:6]                                  | Select VBD as                 |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         | 00                                      | GS Transition,                |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         | Defined in A[2] and                     |                               |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         | A[1:0]                                  |                               |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         | 01                                      | Fix Level,                    |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         | 10                                      | Defined in A[5:4]             |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         | 10                                      | VCOM                          |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         | 11[POR]                                 | HiZ                           |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         | A [5·4] Fiv L                           | evel Setting for VBD          |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         | A[5:4]                                  | VBD level                     |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         | 00                                      | VSS                           |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         | 01                                      | VSH1                          |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         | 10                                      | VSL                           |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         | 11                                      | VSH2                          |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         |                                         |                               |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         |                                         | nsition control               |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         |                                         | SS Transition control         |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         |                                         |                               |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         |                                         | Output VCOM @ RED)            |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         | 1 F                                     | ollow LUT                     |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         | A [1:0] GS T                            | ransition setting for VBD     |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         | A[1:0]                                  | VBD Transition                |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         | 00                                      | LUTO                          |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         | 01                                      | LUT1                          |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         | 10                                      | LUT2                          |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         | 11                                      | LUT3                          |  |  |
|             |      |      |                |                |                |                |                |                |                |                | •                       |                                         |                               |  |  |
| 0           | 0    | 41   | 0              | 1              | 0              | 0              | 0              | 0              | 0              | 1              | Read RAM Option         | Read RAM                                |                               |  |  |
| 0           | 1    |      | 0              | 0              | 0              | 0              | 0              | 0              | 0              | A              | 1                       | A[0]= 0 [PO                             |                               |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         |                                         | M corresponding to RAM0x24    |  |  |
|             |      |      |                |                |                |                |                |                |                | <u> </u>       |                         | 1 : Read RA                             | M corresponding to RAM0x26    |  |  |
|             |      | 4.4  | _              | 4              | 0              | 0              | 0              | 4              | 0              | 0              | Cat DAM V address       | Choolfythe                              | start/and positions of the    |  |  |
| 0           | 0    | 44   | 0              | 1              | 0              | 0              | 0              | 1              | 0              | -              |                         |                                         | start/end positions of the    |  |  |
| 0           | 1    |      | 0              | 0              | A <sub>5</sub> | A4             | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> |                |                         | window add                              | ress in the X direction by an |  |  |
| 0           | 1    |      | 0              | 0              | B₅             | B4             | B₃             | B <sub>2</sub> | B₁             | B <sub>0</sub> |                         | audiess unit                            |                               |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         | A[5:0]: XSA[5:0], XStart, POR = 00h     |                               |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         | B[5:0]: XEA[5:0], XEnd, POR = 15h       |                               |  |  |
|             |      |      |                |                |                |                |                |                |                |                |                         |                                         |                               |  |  |
| 0           | 0    | 45   | 0              | 1              | 0              | 0              | 0              | 1              | 0              | 1              | Set Ram Y- address      | Specify the start/end positions of the  |                               |  |  |
| 0           | 1    |      | A7             | A <sub>6</sub> | A <sub>5</sub> | A <sub>4</sub> | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> |                         | window address in the Y direction by an |                               |  |  |
| 0           | 1    |      | 0              | 0              | 0              | 0              | 0              | 0              | 0              | A8             |                         | address unit for RAM                    |                               |  |  |
|             |      | ┝──┦ | -              |                |                |                |                |                |                |                | 4                       |                                         |                               |  |  |
| 0           | 1    | ┝──┦ | B <sub>7</sub> | B <sub>6</sub> | B <sub>5</sub> | B <sub>4</sub> | B₃             | B <sub>2</sub> | B <sub>1</sub> | Bo             |                         |                                         | 8:0], YStart, POR = 000h      |  |  |
| 0           | 1    |      | 0              | 0              | 0              | 0              | 0              | 0              | 0              | B <sub>8</sub> |                         | B[8:0]: YEA[                            | 8:0], YEnd, POR = 127h        |  |  |

| R/W# | D/C# | Hex | D7             | D6             | D5             | D4 | D3 | D2             | D1             | D0             | Command                | Description                                                                                                 |                                                                                                                             |                                    |                                 |  |
|------|------|-----|----------------|----------------|----------------|----|----|----------------|----------------|----------------|------------------------|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------------------------------------|---------------------------------|--|
| 0    | 0    | 46  | 0              | 1              | 0              | 0  | 0  | 1              | 1              | 0              | Auto Write RED RAM for | Auto Write                                                                                                  | RED RA                                                                                                                      | M for Reg                          | ular Pattern                    |  |
| 0    | 1    |     | A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | A4 | 0  | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Regular Pattern        | A[7:0] = 0                                                                                                  |                                                                                                                             | 0                                  |                                 |  |
|      |      |     |                |                |                |    |    |                |                |                |                        | A[7]: The<br>A[6:4]: Ste<br>Step of alt                                                                     | A[7]: The 1st step value, POR = 0<br>A[6:4]: Step Height, POR= 000<br>Step of alter RAM in Y-direction according<br>to Gate |                                    |                                 |  |
|      |      |     |                |                |                |    |    |                |                |                |                        | A[6:4]                                                                                                      | Height                                                                                                                      | A[6:4]                             | Height                          |  |
|      |      |     |                |                |                |    |    |                |                |                |                        | 000                                                                                                         | 8                                                                                                                           | 100                                | 128                             |  |
|      |      |     |                |                |                |    |    |                |                |                |                        | 001                                                                                                         | 16                                                                                                                          | 101                                | 256                             |  |
|      |      |     |                |                |                |    |    |                |                |                |                        | 010                                                                                                         | 32                                                                                                                          | 110                                | 296                             |  |
|      |      |     |                |                |                |    |    |                |                |                |                        | 011                                                                                                         | 64                                                                                                                          | 111                                | NA                              |  |
|      |      |     |                |                |                |    |    |                |                |                | C                      | A[2:0]: Ste<br>Step of alt<br>to Source<br>A[2:0]                                                           |                                                                                                                             |                                    | )<br>on according<br>Width      |  |
|      |      |     |                |                |                |    |    |                |                |                |                        | 000                                                                                                         | 8                                                                                                                           | 100                                | 128                             |  |
|      |      |     |                |                |                |    |    |                |                |                |                        | 001                                                                                                         | 16                                                                                                                          | 100                                | 176                             |  |
|      |      |     |                |                |                |    |    |                |                |                |                        | 010                                                                                                         | 32                                                                                                                          | 110                                | NA                              |  |
|      |      |     |                |                |                |    |    |                |                |                |                        | 011                                                                                                         | 64                                                                                                                          | 111                                | NA                              |  |
|      |      |     |                |                |                |    |    |                |                |                |                        | BUSY pac<br>operation.                                                                                      |                                                                                                                             | ut high du                         | ring                            |  |
| 0    | 0    | 47  | 0              | 1              | 0              | 0  | 0  | 1              | 1              | 1              | Auto Write B/W RAM for | Auto Write                                                                                                  | B/W RAM                                                                                                                     | /I for Reg                         | ular Pattern                    |  |
| 0    | 1    |     | A <sub>7</sub> | A <sub>6</sub> | <b>A</b> 5     | A4 | 0  | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Regular Pattern        | A[7:0] = 0                                                                                                  | 0h [POR]                                                                                                                    |                                    |                                 |  |
|      |      |     |                |                |                |    |    |                |                |                |                        | to Gate                                                                                                     | ep Height,<br>er RAM ir                                                                                                     | POR= 000<br>Y-direction            | )<br>on according               |  |
|      |      |     |                |                |                |    |    |                |                |                |                        | A[6:4]                                                                                                      | Height                                                                                                                      | A[6:4]                             | Height                          |  |
|      |      |     |                |                |                |    |    |                |                |                |                        | 000                                                                                                         | 8                                                                                                                           | 100                                | 128                             |  |
|      |      |     |                |                |                |    |    |                |                |                |                        | 001                                                                                                         | 16                                                                                                                          | 101                                | 256                             |  |
|      |      |     |                |                |                |    |    |                |                |                |                        | 010                                                                                                         | 32                                                                                                                          | 110                                | 296<br>NA                       |  |
|      |      |     |                |                |                |    |    |                |                |                |                        | 011<br>A[2:0]: Ste<br>Step of alt<br>to Source<br>A[2:0]<br>000<br>001<br>010<br>011<br>During opt<br>high. | Width<br>8<br>16<br>32<br>64                                                                                                | A[2:0]<br>100<br>101<br>110<br>111 | Width<br>128<br>176<br>NA<br>NA |  |

| R/W# | D/C# | Hex | D7 | D6             | D5         | D4 | D3             | D2             | D1 | D0             | Command           | Description                                                                                                                                                                  |
|------|------|-----|----|----------------|------------|----|----------------|----------------|----|----------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 0    | 4E  | 0  | 1              | 0          | 0  | 1              | 1              | 1  | 0              | Set RAM X address | Make initial settings for the RAM X                                                                                                                                          |
| 0    | 1    |     | 0  | 0              | A5         | A4 | Аз             | A <sub>2</sub> | A1 | A <sub>0</sub> | counter           | address in the address counter (AC)<br>A[5:0]: 00h [POR].                                                                                                                    |
|      |      |     |    |                |            |    |                |                |    |                |                   |                                                                                                                                                                              |
| 0    | 0    | 4F  | 0  | 1              | 0          | 0  | 1              | 1              | 1  | 1              | Set RAM Y address | Make initial settings for the RAM Y                                                                                                                                          |
| 0    | 1    |     | A7 | A <sub>6</sub> | <b>A</b> 5 | A4 | A <sub>3</sub> | A <sub>2</sub> | A1 | A <sub>0</sub> | counter           | address in the address counter (AC)                                                                                                                                          |
| 0    | 1    |     | 0  | 0              | 0          | 0  | 0              | 0              | 0  | A <sub>8</sub> |                   | A[8:0]: 000h [POR].                                                                                                                                                          |
|      |      |     |    |                |            |    |                |                |    |                |                   |                                                                                                                                                                              |
| 0    | 0    | 7F  | 0  | 1              | 1          | 1  | 1              | 1              | 1  | 1              | NOP               | This command is an empty command; it<br>does not have any effect on the display<br>module.<br>However it can be used to terminate<br>Frame Memory Write or Read<br>Commands. |

# 6. Data Entry Mode Setting (11h)

This command has multiple configurations and each bit setting is described as follows:

| R/W | DC | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1 | I BO |
|-----|----|-----|-----|-----|-----|-----|-----|-----|------|
| W   | 1  |     |     |     |     |     | AM  | ID1 | IDO  |
| PO  | R  | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 1    |

ID[1:0]: The address counter is automatically incremented by 1, after data is written to the RAM when ID[1:0] = "01". The address counter is automatically decremented by 1, after data is written to the RAM when ID[1:0] = "00". The setting of incrementing or decrementing of the address counter can be made independently in each upper and lower bit of the address. The direction of the address when data is written to the RAM is set by AM bits.

AM: Set the direction in which the address counter is updated automatically after data are written to the RAM. When AM = "0", the address counter is updated in the X direction. When AM = "1", the address counter is updated in the Y direction. When window addresses are selected, data are written to the RAM area specified by the window addresses in the manner specified with ID[1:0] and AM bits.



The pixel sequence is defined by the ID [0],



# 7. Optical characteristics

# 7.1 Specifications

Measurements are made with that the illumination is under an angle of 45 degrees, the detection is perpendicular unless otherwise specified.

|              |                                                       |                            |              |                               |              |      | I=25 C                   |
|--------------|-------------------------------------------------------|----------------------------|--------------|-------------------------------|--------------|------|--------------------------|
| SYMBOL       | PARAMETER                                             | CONDITIONS                 | ΜΙΝ          | TYP.                          | мах          | UNIT | Note                     |
| R            | Reflectance                                           | White                      | 30           | 35                            | -            | %    | Note 7.1-1               |
| Gn<br>CR     | 2Grey Level<br>Contrast Ratio<br>Black State L* value | -                          | -<br>10<br>- | DS+(WS-DS)×n(m-1)<br>15<br>13 | -<br>-<br>14 | L*   | -<br>-<br>Note 7.1-1     |
| KS<br>WS     | Black State a* value<br>White State L* value          |                            | -<br>63      | 3<br>65                       | 4<br>-       |      | Note 7.1-1<br>Note 7.1-1 |
| RS           | Red State L* value<br>Red State a* value              | Red<br>Red                 | 25<br>36     | 28<br>40                      | -            |      | Note 7.1-1<br>Note 7.1-1 |
| Panel's life | -                                                     | 0°C∼40°C                   |              | 5years                        | -            | -    | Note 7.1-2               |
| Danal        | Image Update                                          | Storage and transportation | -            | Update the white screen       | -            | -    | -                        |
| Panel        | Update Time                                           | Operation                  | -            | Suggest Updated once<br>a day | -            | -    | -                        |

WS : White state, KS : Black state, RS: Red state

Note 7.1-1 : Luminance meter : i - One Pro Spectrophotometer

Note 7.1-2: We don't guarantee 5 years pixels display quality for humidity below 45%RH or above 70%RH;

Suggest Updated once a day;

### 7.2 Definition of contrast ratio

The contrast ratio (CR) is the ratio between the reflectance in a full white area (R1) and the reflectance in a dark area (Rd)() :

R1: white reflectance Rd: dark reflectance

CR = R1/Rd



# 7.3 Reflection Ratio

The reflection ratio is expressed as:

R = Reflectance Factor white board / x (L center / L white board)

L center is the luminance measured at center in a white area (R=G=B=1). L white board is the luminance of a standard white board. Both are measured with equivalent illumination source. The viewing angle shall be no more than 2 degrees.



# 8. Point and line standard

|                           | Shipmen                                                  | t Inspection      | Standard                                                                           |                                       |                            |                  |  |  |  |  |  |  |  |
|---------------------------|----------------------------------------------------------|-------------------|------------------------------------------------------------------------------------|---------------------------------------|----------------------------|------------------|--|--|--|--|--|--|--|
|                           | Equipment: Elec                                          | ctrical test fixt | ure, Point gaug                                                                    | е                                     |                            |                  |  |  |  |  |  |  |  |
| Outline<br>dimension      | 29.2(H)×59.2(V)×0.9(D)                                   | Unit: mm          | Part-A                                                                             | Active<br>area                        | Part-B                     | Border<br>area   |  |  |  |  |  |  |  |
| Environment               | Temperature                                              | Humidity          | Illuminance                                                                        | Distance                              | Time                       | Angle            |  |  |  |  |  |  |  |
|                           | 19℃~25℃                                                  | 55%±5%RH          | 800~1300Lux                                                                        | 300 mm                                | 35Sec                      |                  |  |  |  |  |  |  |  |
| Defect type               | Inspection method                                        | Sta               | ndard                                                                              | Par                                   | t-A                        | Part-B           |  |  |  |  |  |  |  |
|                           |                                                          | D≤C               | 0.25 mm                                                                            | Ign                                   | ore                        | Ignore           |  |  |  |  |  |  |  |
| Spot                      | Electric Display                                         | 0.25 mm<          | <d≤0.4 mm<="" td=""><td>N≤</td><td>≤4</td><td>Ignore</td></d≤0.4>                  | N≤                                    | ≤4                         | Ignore           |  |  |  |  |  |  |  |
|                           |                                                          | D>                | 0.4 mm                                                                             | Not A                                 | Allow                      | Ignore           |  |  |  |  |  |  |  |
| Display unwork            | Electric Display                                         | Not               | Allow                                                                              | Not A                                 | Allow                      | Ignore           |  |  |  |  |  |  |  |
| Display error             | Electric Display                                         | Not               | Allow                                                                              | Not A                                 | Ignore                     |                  |  |  |  |  |  |  |  |
| Scratch or line<br>defect | Visual/Film card                                         |                   | W≤0.2 mm<br>_≤5.0mm,                                                               | lgn<br>N≤                             |                            | Ignore<br>Ignore |  |  |  |  |  |  |  |
| (include dirt)            | Visual/Time card                                         |                   | ≤ 0.3mm,                                                                           |                                       |                            |                  |  |  |  |  |  |  |  |
|                           |                                                          |                   | W>0.3 mm                                                                           | Not A                                 |                            | Ignore           |  |  |  |  |  |  |  |
|                           |                                                          |                   | 0.2 mm $0.2$ mm $0.0 < 1$                                                          | Ign                                   |                            | Ignore           |  |  |  |  |  |  |  |
| PS Bubble                 | Visual/Film card                                         |                   | 0.35mm & N≤4                                                                       | N≤                                    |                            | Ignore           |  |  |  |  |  |  |  |
| Side Fragment             | Visual/Film card                                         | X≤6mm,            | .35 mm<br>Y≤0.4mm, Do r<br>circuit (Edge<br>Y≤1mm, Do n<br>circuit( (Corne<br>Igno | chipping<br>ot affect t<br>er chippin | the elec<br>)<br>he electr |                  |  |  |  |  |  |  |  |
|                           | 1 Connet by d                                            | of oct 0 foil     |                                                                                    | X                                     | foct                       |                  |  |  |  |  |  |  |  |
| Demost                    | 1.Cannot be defect & failure cause by appearance defect; |                   |                                                                                    |                                       |                            |                  |  |  |  |  |  |  |  |
| Remark                    | 2.Cannot be larger size cause by appearance defect;      |                   |                                                                                    |                                       |                            |                  |  |  |  |  |  |  |  |
|                           | L=long V                                                 | V=wide D=         | point size N                                                                       | =Defects                              | NO                         |                  |  |  |  |  |  |  |  |







L = L1 + L2

Line Defect

Spot Defect

L=long W=wide D=point size

www.e-paper-display.com



# 9. Packing



# **10.** Precautions

- (1) Do not apply pressure to the EPD panel in order to prevent damaging it.
- (2) Do not connect or disconnect the interface connector while the EPD panel is in operation.
- (3) Do not touch IC bonding area. It may scratch TFT lead or damage IC function.
- (4) Please be mindful of moisture to avoid its penetration into the EPD panel, which may cause damage during operation.
- (5) If the EPD Panel / Module is not refreshed every 24 hours, a phenomena known as "Ghosting" or "Image Sticking" may occur. It is recommended to refreshed the ESL /EPD Tag every 24 hours in use case. It is recommended that customer ships or stores the ESL / EPD Tag with a completely white image to avoid this issue
- (6) High temperature, high humidity, sunlight or fluorescent light may degrade the EPD panel's performance. Please do not expose the unprotected EPD panel to high temperature, high humidity, sunlight, or fluorescent for long periods of time.
- (7) For more precautions, please click on the link: http://www.e-paper-display.com/news\_detail/newsId=53.html